summaryrefslogtreecommitdiff
path: root/tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git
diff options
context:
space:
mode:
authorSvyatoslav Ryhel <clamor95@gmail.com>2025-10-22 17:20:29 +0300
committerThierry Reding <treding@nvidia.com>2026-01-17 01:32:18 +0100
commita6d8abf5b4549f8dafe68777f54436d3ab2fbacd (patch)
tree3fd7f840e380463a813ed8ad2c453d38beaef5cb /tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git
parentf521678d1921e0c1a206fa03a87b318d3e97d89b (diff)
clk: tegra: Set CSUS as vi_sensor's gate for Tegra20, Tegra30 and Tegra114
The CSUS clock is a clock gate for the output clock signal primarily sourced from the VI_SENSOR clock. This clock signal is used as an input MCLK clock for cameras. Unlike later Tegra SoCs, the Tegra 20 can change its CSUS parent, which is why csus_mux is added in a similar way to how CDEV1 and CDEV2 are handled. Signed-off-by: Svyatoslav Ryhel <clamor95@gmail.com> Reviewed-by: Mikko Perttunen <mperttunen@nvidia.com> Tested-by: Luca Ceresoli <luca.ceresoli@bootlin.com> # tegra20, parallel camera Signed-off-by: Thierry Reding <treding@nvidia.com>
Diffstat (limited to 'tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git')
0 files changed, 0 insertions, 0 deletions