summaryrefslogtreecommitdiff
path: root/tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git
diff options
context:
space:
mode:
authorConor Dooley <conor.dooley@microchip.com>2025-11-10 11:23:52 +0000
committerConor Dooley <conor.dooley@microchip.com>2025-12-20 19:03:24 +0000
commit26535e84449abbf5d207a4b1db12891edf52e35e (patch)
treed5468d057583c0f863d7e2d1d1f44188a6274184 /tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git
parent6f86a41d2162eea97946a952de4032db149d54c8 (diff)
riscv: dts: microchip: convert clock and reset to use syscon
The "subblock" clocks and reset registers on PolarFire SoC are located in the mss-top-sysreg region, alongside pinctrl and interrupt control functionality. Re-write the devicetree to describe the sys explicitly, as its own node, rather than as a region of the clock node. Correspondingly, the phandles to the reset controller must be updated to the new provider. The drivers will continue to support the old way of doing things. Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Diffstat (limited to 'tools/perf/lib/Documentation/tutorial/git@git.tavy.me:linux.git')
0 files changed, 0 insertions, 0 deletions