diff options
| author | Martin Blumenstingl <martin.blumenstingl@googlemail.com> | 2026-01-05 21:47:08 +0100 |
|---|---|---|
| committer | Jerome Brunet <jbrunet@baylibre.com> | 2026-01-06 09:51:48 +0100 |
| commit | 5b1a43950fd3162af0ce52b13c14a2d29b179d4f (patch) | |
| tree | 2e7023f5fb87d81111be2758776d6e65668ed222 /include/linux/i2c/git@git.tavy.me:linux.git | |
| parent | 4aca7e92023cac5018b4053bae324450f884c937 (diff) | |
clk: meson: gxbb: Limit the HDMI PLL OD to /4 on GXL/GXM SoCs
GXBB has the HDMI PLL OD in the HHI_HDMI_PLL_CNTL2 register while for
GXL/GXM the OD has moved to HHI_HDMI_PLL_CNTL3. At first glance the rest
of the OD setup seems identical.
However, looking at the downstream kernel sources as well as testing
shows that GXL only supports three OD values:
- register value 0 means: divide by 1
- register value 1 means: divide by 2
- register value 2 means: divide by 4
Using register value 3 (which on GXBB means: divide by 8) still divides
by 4 as verified using meson-clk-measure. Downstream sources are also
only using OD register values 0, 1 and 2 for GXL (while for GXBB the
downstream kernel sources are also using value 3).
Add clk_div_table and have it replace the CLK_DIVIDER_POWER_OF_TWO flag
to make the kernel's view of this register match with how the hardware
actually works.
Fixes: 69d92293274b ("clk: meson: add the gxl hdmi pll")
Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Link: https://lore.kernel.org/r/20260105204710.447779-2-martin.blumenstingl@googlemail.com
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'include/linux/i2c/git@git.tavy.me:linux.git')
0 files changed, 0 insertions, 0 deletions
