diff options
| author | Nicolin Chen <nicolinc@nvidia.com> | 2026-03-17 00:59:17 -0700 |
|---|---|---|
| committer | Will Deacon <will@kernel.org> | 2026-03-19 15:08:21 +0000 |
| commit | 9b056856880a0a3de04e7b09521fe1f5df94e311 (patch) | |
| tree | 38886029a4680158266bd88e3114d94bcbd35a92 /tools/perf/scripts/python/stackcollapse.py | |
| parent | 6fabce53f6b9c2419012a9103e1a46d40888cefa (diff) | |
iommu/arm-smmu-v3: Explicitly set smmu_domain->stage for SVA
Both the ARM_SMMU_DOMAIN_S1 case and the SVA case use ASID, requiring ASID
based invalidation commands to flush the TLB.
Define an ARM_SMMU_DOMAIN_SVA to make the SVA case clear to share the same
path with the ARM_SMMU_DOMAIN_S1 case, which will be a part of the routine
to build a new per-domain invalidation array.
There is no function change.
Suggested-by: Jason Gunthorpe <jgg@nvidia.com>
Acked-by: Balbir Singh <balbirs@nvidia.com>
Reviewed-by: Jason Gunthorpe <jgg@nvidia.com>
Reviewed-by: Pranjal Shrivastava <praan@google.com>
Signed-off-by: Nicolin Chen <nicolinc@nvidia.com>
Signed-off-by: Will Deacon <will@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/stackcollapse.py')
0 files changed, 0 insertions, 0 deletions
