summaryrefslogtreecommitdiff
path: root/sys/dev/cxgbe/common/t4_msg.h
blob: 31a52dbb616e0c649e83960870d78f9264a0508b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
4747
4748
4749
4750
4751
4752
4753
4754
4755
4756
4757
4758
4759
4760
4761
4762
4763
4764
4765
4766
4767
4768
4769
4770
4771
4772
4773
4774
4775
4776
4777
4778
4779
4780
4781
4782
4783
4784
4785
4786
4787
4788
4789
4790
4791
4792
4793
4794
4795
4796
4797
4798
4799
4800
4801
4802
4803
4804
4805
4806
4807
4808
4809
4810
4811
4812
4813
4814
4815
4816
4817
4818
4819
4820
4821
4822
4823
4824
4825
4826
4827
4828
4829
4830
4831
4832
4833
4834
4835
4836
4837
4838
4839
4840
4841
4842
4843
4844
4845
4846
4847
4848
4849
4850
4851
4852
4853
4854
4855
4856
4857
4858
4859
4860
4861
4862
4863
4864
4865
4866
4867
4868
4869
4870
4871
4872
4873
4874
4875
4876
4877
4878
4879
4880
4881
4882
4883
4884
4885
4886
4887
4888
4889
4890
4891
4892
4893
4894
4895
4896
4897
4898
4899
4900
4901
4902
4903
4904
4905
4906
4907
4908
4909
4910
4911
4912
4913
4914
4915
4916
4917
4918
4919
4920
4921
4922
4923
4924
4925
4926
4927
4928
4929
4930
4931
4932
4933
4934
4935
4936
4937
4938
4939
4940
4941
4942
4943
4944
4945
4946
4947
4948
4949
4950
4951
4952
4953
4954
4955
4956
4957
4958
4959
4960
4961
4962
4963
4964
4965
4966
4967
4968
4969
4970
4971
4972
4973
4974
4975
4976
4977
4978
4979
4980
4981
4982
4983
4984
4985
4986
4987
4988
4989
4990
4991
4992
4993
4994
4995
4996
4997
4998
4999
5000
5001
5002
5003
5004
5005
5006
5007
5008
5009
5010
5011
5012
5013
5014
5015
5016
5017
5018
5019
5020
5021
5022
5023
5024
5025
5026
5027
5028
5029
5030
5031
5032
5033
5034
5035
5036
5037
5038
5039
5040
5041
5042
5043
5044
5045
5046
5047
5048
5049
5050
5051
5052
5053
5054
5055
5056
5057
5058
5059
5060
5061
5062
5063
5064
5065
5066
5067
5068
5069
5070
5071
5072
5073
5074
5075
5076
5077
5078
5079
5080
5081
5082
5083
5084
5085
5086
5087
5088
5089
5090
5091
5092
5093
5094
5095
5096
5097
5098
5099
5100
5101
5102
5103
5104
5105
5106
5107
5108
5109
5110
5111
5112
5113
5114
5115
5116
5117
5118
5119
5120
5121
5122
5123
5124
5125
5126
5127
5128
5129
5130
5131
5132
5133
5134
5135
5136
5137
5138
5139
5140
5141
5142
5143
5144
5145
5146
5147
5148
5149
5150
5151
5152
5153
5154
5155
5156
5157
5158
5159
5160
5161
5162
5163
5164
5165
5166
5167
5168
5169
5170
5171
5172
5173
5174
5175
5176
5177
5178
5179
5180
5181
5182
5183
5184
5185
5186
5187
5188
5189
5190
5191
5192
5193
5194
5195
5196
5197
5198
5199
5200
5201
5202
5203
5204
5205
5206
5207
5208
5209
5210
5211
5212
5213
5214
5215
5216
5217
5218
5219
5220
5221
5222
5223
5224
5225
5226
5227
5228
5229
5230
5231
5232
5233
5234
5235
5236
5237
5238
5239
5240
5241
5242
5243
5244
5245
5246
5247
5248
5249
5250
5251
5252
5253
5254
5255
5256
5257
5258
5259
5260
5261
5262
5263
5264
5265
5266
5267
5268
5269
5270
5271
5272
5273
5274
5275
5276
5277
5278
5279
5280
5281
5282
5283
5284
5285
5286
5287
5288
5289
5290
5291
5292
5293
5294
5295
5296
5297
5298
5299
5300
5301
5302
5303
5304
5305
5306
5307
5308
5309
5310
5311
5312
5313
5314
5315
5316
5317
5318
5319
5320
5321
5322
5323
5324
5325
5326
5327
5328
5329
5330
5331
5332
5333
5334
5335
5336
5337
5338
5339
5340
5341
5342
5343
5344
5345
5346
5347
5348
5349
5350
5351
5352
5353
5354
5355
5356
5357
5358
5359
5360
5361
5362
5363
5364
5365
5366
5367
5368
5369
5370
5371
5372
5373
5374
5375
5376
5377
5378
5379
5380
5381
5382
5383
5384
5385
5386
5387
5388
5389
5390
5391
5392
5393
5394
5395
5396
5397
5398
5399
5400
5401
5402
5403
5404
5405
5406
5407
5408
5409
5410
5411
5412
5413
5414
5415
5416
5417
5418
5419
5420
5421
5422
5423
5424
5425
5426
5427
5428
5429
5430
5431
5432
5433
5434
5435
5436
5437
5438
5439
5440
5441
5442
5443
5444
5445
5446
5447
5448
5449
5450
5451
5452
5453
5454
5455
5456
5457
5458
5459
5460
5461
5462
5463
5464
5465
5466
5467
5468
5469
5470
5471
5472
5473
5474
5475
5476
5477
5478
5479
5480
5481
5482
5483
5484
5485
5486
5487
5488
5489
5490
5491
5492
5493
5494
5495
5496
5497
5498
5499
5500
5501
5502
5503
5504
5505
5506
5507
5508
5509
5510
5511
5512
5513
5514
5515
5516
5517
5518
5519
5520
5521
5522
5523
5524
5525
5526
5527
5528
5529
5530
5531
5532
5533
5534
5535
5536
5537
5538
5539
5540
5541
5542
5543
5544
5545
5546
5547
5548
5549
5550
5551
5552
5553
5554
5555
5556
5557
5558
5559
5560
5561
5562
5563
5564
5565
5566
5567
5568
5569
5570
5571
5572
5573
5574
5575
5576
5577
5578
5579
5580
5581
5582
5583
5584
5585
5586
5587
5588
5589
5590
5591
5592
5593
5594
5595
5596
5597
5598
5599
5600
5601
5602
5603
5604
5605
5606
5607
5608
5609
5610
5611
5612
5613
5614
5615
5616
5617
5618
5619
5620
5621
5622
5623
5624
5625
5626
5627
5628
5629
5630
5631
5632
5633
5634
5635
5636
5637
5638
5639
5640
5641
5642
5643
5644
5645
5646
5647
5648
5649
5650
5651
5652
5653
5654
5655
5656
5657
5658
5659
5660
5661
5662
5663
5664
5665
5666
5667
5668
5669
5670
5671
5672
5673
5674
5675
5676
5677
5678
5679
5680
5681
5682
5683
5684
5685
5686
5687
5688
5689
5690
5691
5692
5693
5694
5695
5696
5697
5698
5699
5700
5701
5702
5703
5704
5705
5706
5707
5708
5709
5710
5711
5712
5713
5714
5715
5716
5717
5718
5719
5720
5721
5722
5723
5724
5725
5726
5727
5728
5729
5730
5731
5732
5733
5734
5735
5736
5737
5738
5739
5740
5741
5742
5743
5744
5745
5746
5747
5748
5749
5750
5751
5752
5753
5754
5755
5756
5757
5758
5759
5760
5761
5762
5763
5764
5765
5766
5767
5768
5769
5770
5771
5772
5773
5774
5775
5776
5777
5778
5779
5780
5781
5782
5783
5784
5785
5786
5787
5788
5789
5790
5791
5792
5793
5794
5795
5796
5797
5798
5799
5800
5801
5802
5803
5804
5805
5806
5807
5808
5809
5810
5811
5812
5813
5814
5815
5816
5817
5818
5819
5820
5821
5822
5823
5824
5825
5826
5827
5828
5829
5830
5831
5832
5833
5834
5835
5836
5837
5838
5839
5840
5841
5842
5843
5844
5845
5846
5847
5848
5849
5850
5851
5852
5853
5854
5855
5856
5857
5858
5859
5860
5861
5862
5863
5864
5865
5866
5867
5868
5869
5870
5871
5872
5873
5874
5875
5876
5877
5878
5879
5880
5881
5882
5883
5884
5885
5886
5887
5888
5889
5890
5891
5892
5893
5894
5895
5896
5897
5898
5899
5900
5901
5902
5903
5904
5905
5906
5907
5908
5909
5910
5911
5912
5913
5914
5915
5916
5917
5918
5919
5920
5921
5922
5923
5924
5925
5926
5927
5928
5929
5930
5931
5932
5933
5934
5935
5936
5937
5938
5939
5940
5941
5942
5943
5944
5945
5946
5947
5948
5949
5950
5951
5952
5953
5954
5955
5956
5957
5958
5959
5960
5961
5962
5963
5964
5965
5966
5967
5968
5969
5970
5971
5972
5973
5974
5975
5976
5977
5978
5979
5980
5981
5982
5983
5984
5985
5986
5987
5988
5989
5990
5991
5992
5993
5994
5995
5996
5997
5998
5999
6000
6001
6002
6003
6004
6005
6006
6007
6008
6009
6010
6011
6012
6013
6014
6015
6016
6017
6018
6019
6020
6021
6022
6023
6024
6025
6026
6027
6028
6029
6030
6031
6032
6033
6034
6035
6036
6037
6038
6039
6040
6041
6042
6043
6044
6045
6046
6047
6048
6049
6050
6051
6052
6053
6054
6055
6056
6057
6058
6059
6060
6061
6062
6063
6064
6065
6066
6067
6068
6069
6070
6071
6072
6073
6074
6075
6076
6077
6078
6079
6080
6081
6082
6083
6084
6085
6086
6087
6088
6089
6090
6091
6092
6093
6094
6095
6096
6097
6098
6099
6100
6101
6102
6103
6104
6105
6106
6107
6108
6109
6110
6111
6112
6113
6114
6115
6116
6117
6118
6119
6120
6121
6122
6123
6124
6125
6126
6127
6128
6129
6130
6131
6132
6133
6134
6135
6136
6137
6138
6139
6140
6141
6142
6143
6144
6145
6146
6147
6148
6149
6150
6151
6152
6153
6154
6155
6156
6157
6158
6159
6160
6161
6162
6163
6164
6165
6166
6167
6168
6169
6170
6171
6172
6173
6174
6175
6176
6177
6178
6179
6180
6181
6182
6183
6184
6185
6186
6187
6188
6189
6190
6191
6192
6193
6194
6195
6196
6197
6198
6199
6200
6201
6202
6203
6204
6205
6206
6207
6208
6209
6210
6211
6212
6213
6214
6215
6216
6217
6218
6219
6220
6221
6222
6223
6224
6225
6226
6227
6228
6229
6230
6231
6232
6233
6234
6235
6236
6237
6238
6239
6240
6241
6242
6243
6244
6245
6246
6247
6248
6249
6250
6251
6252
6253
6254
6255
6256
6257
6258
6259
6260
6261
6262
6263
6264
6265
6266
6267
6268
6269
6270
6271
6272
6273
6274
6275
6276
6277
6278
6279
6280
6281
6282
6283
6284
6285
6286
6287
6288
6289
6290
6291
6292
6293
6294
6295
6296
6297
6298
6299
6300
6301
6302
6303
6304
6305
6306
6307
6308
6309
6310
6311
6312
6313
6314
6315
6316
6317
6318
6319
6320
6321
6322
6323
6324
6325
6326
6327
6328
6329
6330
6331
6332
6333
6334
6335
6336
6337
6338
6339
6340
6341
6342
6343
6344
6345
6346
6347
6348
6349
6350
6351
6352
6353
6354
6355
6356
6357
6358
6359
6360
6361
6362
6363
6364
6365
6366
6367
6368
6369
6370
6371
6372
6373
6374
6375
6376
6377
6378
6379
6380
6381
6382
6383
6384
6385
6386
6387
6388
6389
6390
6391
6392
6393
6394
6395
6396
6397
6398
6399
6400
6401
6402
6403
6404
6405
6406
6407
6408
6409
6410
6411
6412
6413
6414
6415
6416
6417
6418
6419
6420
6421
6422
6423
6424
6425
6426
6427
6428
6429
6430
6431
6432
6433
6434
6435
6436
6437
6438
6439
6440
6441
6442
6443
6444
6445
6446
6447
6448
6449
6450
6451
6452
6453
6454
6455
6456
6457
6458
6459
6460
6461
6462
6463
6464
6465
6466
6467
6468
6469
6470
6471
6472
6473
6474
6475
6476
6477
6478
6479
6480
6481
6482
6483
6484
6485
6486
6487
6488
6489
6490
6491
6492
6493
6494
6495
6496
6497
6498
6499
6500
6501
6502
6503
6504
6505
6506
6507
6508
6509
6510
6511
6512
6513
6514
6515
6516
6517
6518
6519
6520
6521
6522
6523
6524
6525
6526
6527
6528
6529
6530
6531
6532
6533
6534
6535
6536
6537
6538
6539
6540
6541
6542
6543
6544
6545
6546
6547
6548
6549
6550
6551
6552
6553
6554
6555
6556
6557
6558
6559
6560
6561
6562
6563
6564
6565
6566
6567
6568
6569
6570
6571
6572
6573
6574
6575
6576
6577
6578
6579
6580
6581
6582
6583
6584
6585
6586
6587
6588
6589
6590
6591
6592
6593
6594
6595
6596
6597
6598
6599
6600
6601
6602
6603
6604
6605
6606
6607
6608
6609
6610
6611
6612
6613
6614
6615
6616
6617
6618
6619
6620
6621
6622
6623
6624
6625
6626
6627
6628
6629
6630
6631
6632
6633
6634
6635
6636
6637
6638
6639
6640
6641
6642
6643
6644
6645
6646
6647
6648
6649
6650
6651
6652
6653
6654
6655
6656
6657
6658
6659
6660
6661
6662
6663
6664
6665
6666
6667
6668
6669
6670
6671
6672
6673
6674
6675
6676
6677
6678
6679
6680
6681
6682
6683
6684
6685
6686
6687
6688
6689
6690
6691
6692
6693
6694
6695
6696
6697
6698
6699
6700
6701
6702
6703
6704
6705
6706
6707
6708
6709
6710
6711
6712
6713
6714
6715
6716
6717
6718
6719
6720
6721
6722
6723
6724
6725
6726
6727
6728
6729
6730
6731
6732
6733
6734
6735
6736
6737
6738
6739
6740
6741
6742
6743
6744
6745
6746
6747
6748
6749
6750
6751
6752
6753
6754
6755
6756
6757
6758
6759
6760
6761
6762
6763
6764
6765
6766
6767
6768
6769
6770
6771
6772
6773
6774
6775
6776
6777
6778
6779
6780
6781
6782
6783
6784
6785
6786
6787
6788
6789
6790
6791
6792
6793
6794
6795
6796
6797
6798
6799
6800
6801
6802
6803
6804
6805
6806
6807
6808
6809
6810
6811
6812
6813
6814
6815
6816
6817
6818
6819
6820
6821
6822
6823
6824
6825
6826
6827
6828
6829
6830
6831
6832
6833
6834
6835
6836
6837
6838
6839
6840
6841
6842
6843
6844
6845
6846
6847
6848
6849
6850
6851
6852
6853
6854
6855
6856
6857
6858
6859
6860
6861
6862
6863
6864
6865
6866
6867
6868
6869
6870
6871
6872
6873
6874
6875
6876
6877
6878
6879
6880
6881
6882
6883
6884
6885
6886
6887
6888
6889
6890
6891
6892
6893
6894
6895
6896
6897
6898
6899
6900
6901
6902
6903
6904
6905
6906
6907
6908
6909
6910
6911
6912
6913
6914
6915
6916
6917
6918
6919
6920
6921
6922
6923
6924
6925
6926
6927
6928
6929
6930
6931
6932
6933
6934
6935
6936
6937
6938
6939
6940
6941
6942
6943
6944
6945
6946
6947
6948
6949
6950
6951
6952
6953
6954
6955
6956
6957
6958
6959
6960
6961
6962
6963
6964
6965
6966
6967
6968
6969
6970
6971
6972
6973
6974
6975
6976
6977
6978
6979
6980
6981
6982
6983
6984
6985
6986
6987
6988
6989
6990
6991
6992
6993
6994
6995
6996
6997
6998
6999
7000
7001
7002
7003
7004
7005
7006
7007
7008
7009
7010
7011
7012
7013
7014
7015
7016
7017
7018
7019
7020
7021
7022
7023
7024
7025
7026
7027
7028
7029
7030
7031
7032
7033
7034
7035
7036
7037
7038
7039
7040
7041
7042
7043
7044
7045
7046
7047
7048
7049
7050
7051
7052
7053
7054
7055
7056
7057
7058
7059
7060
7061
7062
7063
7064
7065
7066
7067
7068
7069
7070
7071
7072
7073
7074
7075
7076
7077
7078
7079
7080
7081
7082
7083
7084
7085
7086
7087
7088
7089
7090
7091
7092
7093
7094
7095
7096
7097
7098
7099
7100
7101
7102
7103
7104
7105
7106
7107
7108
7109
7110
7111
7112
7113
7114
7115
7116
7117
7118
7119
7120
7121
7122
7123
7124
7125
7126
7127
7128
7129
7130
7131
7132
7133
7134
/*-
 * SPDX-License-Identifier: BSD-2-Clause
 *
 * Copyright (c) 2011, 2016, 2025 Chelsio Communications.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
 * SUCH DAMAGE.
 *
 */

#ifndef T4_MSG_H
#define T4_MSG_H

enum cpl_opcodes {
	CPL_TLS_TX_SCMD_FMT   = 0x0,
	CPL_PASS_OPEN_REQ     = 0x1,
	CPL_PASS_ACCEPT_RPL   = 0x2,
	CPL_ACT_OPEN_REQ      = 0x3,
	CPL_SET_TCB           = 0x4,
	CPL_SET_TCB_FIELD     = 0x5,
	CPL_GET_TCB           = 0x6,
	CPL_CLOSE_CON_REQ     = 0x8,
	CPL_CLOSE_LISTSRV_REQ = 0x9,
	CPL_ABORT_REQ         = 0xA,
	CPL_ABORT_RPL         = 0xB,
	CPL_TX_DATA           = 0xC,
	CPL_RX_DATA_ACK       = 0xD,
	CPL_TX_PKT            = 0xE,
	CPL_RTE_DELETE_REQ    = 0xF,
	CPL_RTE_WRITE_REQ     = 0x10,
	CPL_RTE_READ_REQ      = 0x11,
	CPL_L2T_WRITE_REQ     = 0x12,
	CPL_L2T_READ_REQ      = 0x13,
	CPL_GRE_TABLE_REQ     = 0x1b,
	CPL_GRE_TABLE_RPL     = 0xbb,
	CPL_SMT_WRITE_REQ     = 0x14,
	CPL_SMT_READ_REQ      = 0x15,
	CPL_TAG_WRITE_REQ     = 0x16,
	CPL_BARRIER           = 0x18,
	CPL_TID_RELEASE       = 0x1A,
	CPL_TAG_READ_REQ      = 0x1B,
	CPL_SRQ_TABLE_REQ     = 0x1C,
	CPL_TX_PKT_FSO        = 0x1E,
	CPL_TX_DATA_ISO       = 0x1F,

	CPL_CLOSE_LISTSRV_RPL = 0x20,
	CPL_ERROR             = 0x21,
	CPL_GET_TCB_RPL       = 0x22,
	CPL_L2T_WRITE_RPL     = 0x23,
	CPL_PASS_OPEN_RPL     = 0x24,
	CPL_ACT_OPEN_RPL      = 0x25,
	CPL_PEER_CLOSE        = 0x26,
	CPL_RTE_DELETE_RPL    = 0x27,
	CPL_RTE_WRITE_RPL     = 0x28,
	CPL_ROCE_FW_NOTIFY    = 0x28,
	CPL_RX_URG_PKT        = 0x29,
	CPL_TAG_WRITE_RPL     = 0x2A,
	CPL_RDMA_ASYNC_EVENT  = 0x2A,
	CPL_ABORT_REQ_RSS     = 0x2B,
	CPL_RX_URG_NOTIFY     = 0x2C,
	CPL_ABORT_RPL_RSS     = 0x2D,
	CPL_SMT_WRITE_RPL     = 0x2E,
	CPL_TX_DATA_ACK       = 0x2F,
	CPL_RDMA_INV_REQ      = 0x2F,

	CPL_RX_PHYS_ADDR      = 0x30,
	CPL_PCMD_READ_RPL     = 0x31,
	CPL_CLOSE_CON_RPL     = 0x32,
	CPL_ISCSI_HDR         = 0x33,
	CPL_L2T_READ_RPL      = 0x34,
	CPL_RDMA_CQE          = 0x35,
	CPL_RDMA_CQE_READ_RSP = 0x36,
	CPL_RDMA_CQE_ERR      = 0x37,
	CPL_RTE_READ_RPL      = 0x38,
	CPL_RX_DATA           = 0x39,
	CPL_SET_TCB_RPL       = 0x3A,
	CPL_RX_PKT            = 0x3B,
	CPL_TAG_READ_RPL      = 0x3C,
	CPL_HIT_NOTIFY        = 0x3D,
	CPL_PKT_NOTIFY        = 0x3E,
	CPL_RX_DDP_COMPLETE   = 0x3F,

	CPL_ACT_ESTABLISH     = 0x40,
	CPL_PASS_ESTABLISH    = 0x41,
	CPL_RX_DATA_DDP       = 0x42,
	CPL_SMT_READ_RPL      = 0x43,
	CPL_PASS_ACCEPT_REQ   = 0x44,
	CPL_RX_ISCSI_CMP      = 0x45,
	CPL_RX_FCOE_DDP       = 0x46,
	CPL_FCOE_HDR          = 0x47,
	CPL_T5_TRACE_PKT      = 0x48,
	CPL_RX_ISCSI_DDP      = 0x49,
	CPL_RX_FCOE_DIF       = 0x4A,
	CPL_RX_DATA_DIF       = 0x4B,
	CPL_ERR_NOTIFY	      = 0x4D,
	CPL_RX_TLS_CMP        = 0x4E,
	CPL_T6_TX_DATA_ACK    = 0x4F,

	CPL_RDMA_READ_REQ     = 0x60,
	CPL_RX_ISCSI_DIF      = 0x60,
	CPL_RDMA_CQE_EXT      = 0x61,
	CPL_RDMA_CQE_FW_EXT   = 0x62,
	CPL_RDMA_CQE_ERR_EXT  = 0x63,
	CPL_TX_DATA_ACK_XT    = 0x64,
	CPL_ROCE_CQE          = 0x68,
	CPL_ROCE_CQE_FW       = 0x69,
	CPL_ROCE_CQE_ERR      = 0x6A,

	CPL_SACK_REQ          = 0x70,

	CPL_SET_LE_REQ        = 0x80,
	CPL_PASS_OPEN_REQ6    = 0x81,
	CPL_ACT_OPEN_REQ6     = 0x83,
	CPL_TX_TLS_PDU        = 0x88,
	CPL_TX_TLS_SFO        = 0x89,
	CPL_TX_SEC_PDU        = 0x8A,
	CPL_TX_TLS_ACK        = 0x8B,
    	CPL_TX_QUIC_ENC       = 0x8d,
	CPL_RCB_UPD           = 0x8C,

	CPL_SGE_FLR_FLUSH     = 0xA0,
	CPL_RDMA_TERMINATE    = 0xA2,
	CPL_RDMA_WRITE        = 0xA4,
	CPL_SGE_EGR_UPDATE    = 0xA5,
	CPL_SET_LE_RPL        = 0xA6,
	CPL_FW2_MSG           = 0xA7,
	CPL_FW2_PLD           = 0xA8,
	CPL_T5_RDMA_READ_REQ  = 0xA9,
	CPL_RDMA_ATOMIC_REQ   = 0xAA,
	CPL_RDMA_ATOMIC_RPL   = 0xAB,
	CPL_RDMA_IMM_DATA     = 0xAC,
	CPL_RDMA_IMM_DATA_SE  = 0xAD,
	CPL_RX_MPS_PKT        = 0xAF,

	CPL_TRACE_PKT         = 0xB0,
	CPL_RX2TX_DATA        = 0xB1,
	CPL_TLS_DATA          = 0xB1,
	CPL_ISCSI_DATA        = 0xB2,
	CPL_FCOE_DATA         = 0xB3,
	CPL_NVMT_DATA         = 0xB4,
	CPL_NVMT_CMP          = 0xB5,
	CPL_NVMT_CMP_IMM      = 0xB6,
	CPL_NVMT_CMP_SRQ      = 0xB7,
	CPL_ROCE_ACK_NAK_REQ  = 0xBC,
	CPL_ROCE_ACK_NAK      = 0xBD,

	CPL_FW4_MSG           = 0xC0,
	CPL_FW4_PLD           = 0xC1,
	CPL_RDMA_CQE_SRQ      = 0xC2,
	CPL_ACCELERATOR_ACK   = 0xC4,
	CPL_FW4_ACK           = 0xC3,
	CPL_RX_PKT_IPSEC      = 0xC6,
	CPL_SRQ_TABLE_RPL     = 0xCC,
	CPL_TX_DATA_REQ       = 0xCF,

	CPL_RX_PHYS_DSGL      = 0xD0,

	CPL_FW6_MSG           = 0xE0,
	CPL_FW6_PLD           = 0xE1,
	CPL_ACCELERATOR_HDR   = 0xE8,
	CPL_TX_TNL_LSO        = 0xEC,
	CPL_TX_PKT_LSO        = 0xED,
	CPL_TX_PKT_XT         = 0xEE,

	NUM_CPL_CMDS    /* must be last and previous entries must be sorted */
};

enum CPL_error {
	CPL_ERR_NONE               = 0,
	CPL_ERR_TCAM_PARITY        = 1,
	CPL_ERR_TCAM_MISS          = 2,
	CPL_ERR_TCAM_FULL          = 3,
	CPL_ERR_BAD_LENGTH         = 15,
	CPL_ERR_BAD_ROUTE          = 18,
	CPL_ERR_CONN_RESET         = 20,
	CPL_ERR_CONN_EXIST_SYNRECV = 21,
	CPL_ERR_CONN_EXIST         = 22,
	CPL_ERR_ARP_MISS           = 23,
	CPL_ERR_BAD_SYN            = 24,
	CPL_ERR_CONN_TIMEDOUT      = 30,
	CPL_ERR_XMIT_TIMEDOUT      = 31,
	CPL_ERR_PERSIST_TIMEDOUT   = 32,
	CPL_ERR_FINWAIT2_TIMEDOUT  = 33,
	CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
	CPL_ERR_RTX_NEG_ADVICE     = 35,
	CPL_ERR_PERSIST_NEG_ADVICE = 36,
	CPL_ERR_KEEPALV_NEG_ADVICE = 37,
	CPL_ERR_WAIT_ARP_RPL       = 41,
	CPL_ERR_ABORT_FAILED       = 42,
	CPL_ERR_IWARP_FLM          = 50,
	CPL_CONTAINS_READ_RPL      = 60,
	CPL_CONTAINS_WRITE_RPL     = 61,
};

/*
 * Some of the error codes above implicitly indicate that there is no TID
 * allocated with the result of an ACT_OPEN.  We use this predicate to make
 * that explicit.
 */
static inline int act_open_has_tid(int status)
{
	return (status != CPL_ERR_TCAM_PARITY &&
		status != CPL_ERR_TCAM_MISS &&
		status != CPL_ERR_TCAM_FULL &&
		status != CPL_ERR_CONN_EXIST_SYNRECV &&
		status != CPL_ERR_CONN_EXIST);
}

/*
 * Convert an ACT_OPEN_RPL status to an errno.
 */
static inline int
act_open_rpl_status_to_errno(int status)
{

	switch (status) {
	case CPL_ERR_CONN_RESET:
		return (ECONNREFUSED);
	case CPL_ERR_ARP_MISS:
		return (EHOSTUNREACH);
	case CPL_ERR_CONN_TIMEDOUT:
		return (ETIMEDOUT);
	case CPL_ERR_TCAM_FULL:
		return (EAGAIN);
	case CPL_ERR_CONN_EXIST:
		return (EAGAIN);
	default:
		return (EIO);
	}
}


enum {
	CPL_CONN_POLICY_AUTO = 0,
	CPL_CONN_POLICY_ASK  = 1,
	CPL_CONN_POLICY_FILTER = 2,
	CPL_CONN_POLICY_DENY = 3
};

enum {
	ULP_MODE_NONE          = 0,
	ULP_MODE_ISCSI         = 2,
	ULP_MODE_RDMA          = 4,
	ULP_MODE_TCPDDP        = 5,
	ULP_MODE_FCOE          = 6,
	ULP_MODE_TLS           = 8,
	ULP_MODE_DTLS          = 9,
	ULP_MODE_RDMA_V2       = 10,
	ULP_MODE_NVMET         = 11,
};

enum {
	ULP_CRC_HEADER = 1 << 0,
	ULP_CRC_DATA   = 1 << 1
};

enum {
	CPL_PASS_OPEN_ACCEPT,
	CPL_PASS_OPEN_REJECT,
	CPL_PASS_OPEN_ACCEPT_TNL
};

enum {
	CPL_ABORT_SEND_RST = 0,
	CPL_ABORT_NO_RST,
};

enum {                     /* TX_PKT_XT checksum types */
	TX_CSUM_TCP    = 0,
	TX_CSUM_UDP    = 1,
	TX_CSUM_CRC16  = 4,
	TX_CSUM_CRC32  = 5,
	TX_CSUM_CRC32C = 6,
	TX_CSUM_FCOE   = 7,
	TX_CSUM_TCPIP  = 8,
	TX_CSUM_UDPIP  = 9,
	TX_CSUM_TCPIP6 = 10,
	TX_CSUM_UDPIP6 = 11,
	TX_CSUM_IP     = 12,
};

enum {                     /* packet type in CPL_RX_PKT */
	PKTYPE_XACT_UCAST = 0,
	PKTYPE_HASH_UCAST = 1,
	PKTYPE_XACT_MCAST = 2,
	PKTYPE_HASH_MCAST = 3,
	PKTYPE_PROMISC    = 4,
	PKTYPE_HPROMISC   = 5,
	PKTYPE_BCAST      = 6
};

enum {                     /* DMAC type in CPL_RX_PKT */
	DATYPE_UCAST,
	DATYPE_MCAST,
	DATYPE_BCAST
};

enum {                     /* TCP congestion control algorithms */
	CONG_ALG_RENO,
	CONG_ALG_TAHOE,
	CONG_ALG_NEWRENO,
	CONG_ALG_HIGHSPEED
};

enum {                     /* RSS hash type */
	RSS_HASH_NONE = 0, /* no hash computed */
	RSS_HASH_IP   = 1, /* IP or IPv6 2-tuple hash */
	RSS_HASH_TCP  = 2, /* TCP 4-tuple hash */
	RSS_HASH_UDP  = 3  /* UDP 4-tuple hash */
};

enum {                     /* LE commands */
	LE_CMD_READ  = 0x4,
	LE_CMD_WRITE = 0xb
};

enum {                     /* LE request size */
	LE_SZ_NONE = 0,
	LE_SZ_33   = 1,
	LE_SZ_66   = 2,
	LE_SZ_132  = 3,
	LE_SZ_264  = 4,
	LE_SZ_528  = 5
};

union opcode_tid {
	__be32 opcode_tid;
	__u8 opcode;
};

#define S_CPL_OPCODE    24
#define V_CPL_OPCODE(x) ((x) << S_CPL_OPCODE)
#define G_CPL_OPCODE(x) (((x) >> S_CPL_OPCODE) & 0xFF)
#define G_TID(x)    ((x) & 0xFFFFFF)

/* tid is assumed to be 24-bits */
#define MK_OPCODE_TID(opcode, tid) (V_CPL_OPCODE(opcode) | (tid))

#define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)

/* extract the TID from a CPL command */
#define GET_TID(cmd) (G_TID(be32toh(OPCODE_TID(cmd))))
#define GET_OPCODE(cmd) ((cmd)->ot.opcode)


/*
 * Note that this driver splits the 14b opaque atid into an 11b atid and a 3b
 * cookie that is used to demux replies for shared CPLs.
 */
/* partitioning of TID fields that also carry a queue id */
#define S_TID_TID    0
#define M_TID_TID    0x7ff
#define V_TID_TID(x) ((x) << S_TID_TID)
#define G_TID_TID(x) (((x) >> S_TID_TID) & M_TID_TID)

#define S_TID_COOKIE    11
#define M_TID_COOKIE    0x7
#define V_TID_COOKIE(x) ((x) << S_TID_COOKIE)
#define G_TID_COOKIE(x) (((x) >> S_TID_COOKIE) & M_TID_COOKIE)

#define S_TID_QID    14
#define M_TID_QID    0x3ff
#define V_TID_QID(x) ((x) << S_TID_QID)
#define G_TID_QID(x) (((x) >> S_TID_QID) & M_TID_QID)

union opcode_info {
	__be64 opcode_info;
	__u8 opcode;
};

struct tcp_options {
	__be16 mss;
	__u8 wsf;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 :4;
	__u8 unknown:1;
	__u8 ecn:1;
	__u8 sack:1;
	__u8 tstamp:1;
#else
	__u8 tstamp:1;
	__u8 sack:1;
	__u8 ecn:1;
	__u8 unknown:1;
	__u8 :4;
#endif
};

struct rss_header {
	__u8 opcode;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 channel:2;
	__u8 filter_hit:1;
	__u8 filter_tid:1;
	__u8 hash_type:2;
	__u8 ipv6:1;
	__u8 send2fw:1;
#else
	__u8 send2fw:1;
	__u8 ipv6:1;
	__u8 hash_type:2;
	__u8 filter_tid:1;
	__u8 filter_hit:1;
	__u8 channel:2;
#endif
	__be16 qid;
	__be32 hash_val;
};

#define S_HASHTYPE 20
#define M_HASHTYPE 0x3
#define G_HASHTYPE(x) (((x) >> S_HASHTYPE) & M_HASHTYPE)

#define S_QNUM 0
#define M_QNUM 0xFFFF
#define G_QNUM(x) (((x) >> S_QNUM) & M_QNUM)

#if defined(RSS_HDR_VLD) || defined(CHELSIO_FW)
# define RSS_HDR struct rss_header rss_hdr;
#else
# define RSS_HDR
#endif

#ifndef CHELSIO_FW
struct work_request_hdr {
	__be32 wr_hi;
	__be32 wr_mid;
	__be64 wr_lo;
};

/* wr_mid fields */
#define S_WR_LEN16    0
#define M_WR_LEN16    0xFF
#define V_WR_LEN16(x) ((x) << S_WR_LEN16)
#define G_WR_LEN16(x) (((x) >> S_WR_LEN16) & M_WR_LEN16)

/* wr_hi fields */
#define S_WR_OP    24
#define M_WR_OP    0xFF
#define V_WR_OP(x) ((__u64)(x) << S_WR_OP)
#define G_WR_OP(x) (((x) >> S_WR_OP) & M_WR_OP)

# define WR_HDR struct work_request_hdr wr
# define WR_HDR_SIZE sizeof(struct work_request_hdr)
#else
# define WR_HDR
# define WR_HDR_SIZE 0
#endif

/* option 0 fields */
#define S_ACCEPT_MODE    0
#define M_ACCEPT_MODE    0x3
#define V_ACCEPT_MODE(x) ((x) << S_ACCEPT_MODE)
#define G_ACCEPT_MODE(x) (((x) >> S_ACCEPT_MODE) & M_ACCEPT_MODE)

#define S_TX_CHAN    2
#define M_TX_CHAN    0x3
#define V_TX_CHAN(x) ((x) << S_TX_CHAN)
#define G_TX_CHAN(x) (((x) >> S_TX_CHAN) & M_TX_CHAN)

#define S_NO_CONG    4
#define V_NO_CONG(x) ((x) << S_NO_CONG)
#define F_NO_CONG    V_NO_CONG(1U)

#define S_DELACK    5
#define V_DELACK(x) ((x) << S_DELACK)
#define F_DELACK    V_DELACK(1U)

#define S_INJECT_TIMER    6
#define V_INJECT_TIMER(x) ((x) << S_INJECT_TIMER)
#define F_INJECT_TIMER    V_INJECT_TIMER(1U)

#define S_NON_OFFLOAD    7
#define V_NON_OFFLOAD(x) ((x) << S_NON_OFFLOAD)
#define F_NON_OFFLOAD    V_NON_OFFLOAD(1U)

#define S_ULP_MODE    8
#define M_ULP_MODE    0xF
#define V_ULP_MODE(x) ((x) << S_ULP_MODE)
#define G_ULP_MODE(x) (((x) >> S_ULP_MODE) & M_ULP_MODE)

#define S_RCV_BUFSIZ    12
#define M_RCV_BUFSIZ    0x3FFU
#define V_RCV_BUFSIZ(x) ((x) << S_RCV_BUFSIZ)
#define G_RCV_BUFSIZ(x) (((x) >> S_RCV_BUFSIZ) & M_RCV_BUFSIZ)

#define S_DSCP    22
#define M_DSCP    0x3F
#define V_DSCP(x) ((x) << S_DSCP)
#define G_DSCP(x) (((x) >> S_DSCP) & M_DSCP)

#define S_SMAC_SEL    28
#define M_SMAC_SEL    0xFF
#define V_SMAC_SEL(x) ((__u64)(x) << S_SMAC_SEL)
#define G_SMAC_SEL(x) (((x) >> S_SMAC_SEL) & M_SMAC_SEL)

#define S_L2T_IDX    36
#define M_L2T_IDX    0xFFF
#define V_L2T_IDX(x) ((__u64)(x) << S_L2T_IDX)
#define G_L2T_IDX(x) (((x) >> S_L2T_IDX) & M_L2T_IDX)

#define S_TCAM_BYPASS    48
#define V_TCAM_BYPASS(x) ((__u64)(x) << S_TCAM_BYPASS)
#define F_TCAM_BYPASS    V_TCAM_BYPASS(1ULL)

#define S_NAGLE    49
#define V_NAGLE(x) ((__u64)(x) << S_NAGLE)
#define F_NAGLE    V_NAGLE(1ULL)

#define S_WND_SCALE    50
#define M_WND_SCALE    0xF
#define V_WND_SCALE(x) ((__u64)(x) << S_WND_SCALE)
#define G_WND_SCALE(x) (((x) >> S_WND_SCALE) & M_WND_SCALE)

#define S_KEEP_ALIVE    54
#define V_KEEP_ALIVE(x) ((__u64)(x) << S_KEEP_ALIVE)
#define F_KEEP_ALIVE    V_KEEP_ALIVE(1ULL)

#define S_MAX_RT    55
#define M_MAX_RT    0xF
#define V_MAX_RT(x) ((__u64)(x) << S_MAX_RT)
#define G_MAX_RT(x) (((x) >> S_MAX_RT) & M_MAX_RT)

#define S_MAX_RT_OVERRIDE    59
#define V_MAX_RT_OVERRIDE(x) ((__u64)(x) << S_MAX_RT_OVERRIDE)
#define F_MAX_RT_OVERRIDE    V_MAX_RT_OVERRIDE(1ULL)

#define S_MSS_IDX    60
#define M_MSS_IDX    0xF
#define V_MSS_IDX(x) ((__u64)(x) << S_MSS_IDX)
#define G_MSS_IDX(x) (((x) >> S_MSS_IDX) & M_MSS_IDX)

/* option 1 fields */
#define S_SYN_RSS_ENABLE    0
#define V_SYN_RSS_ENABLE(x) ((x) << S_SYN_RSS_ENABLE)
#define F_SYN_RSS_ENABLE    V_SYN_RSS_ENABLE(1U)

#define S_SYN_RSS_USE_HASH    1
#define V_SYN_RSS_USE_HASH(x) ((x) << S_SYN_RSS_USE_HASH)
#define F_SYN_RSS_USE_HASH    V_SYN_RSS_USE_HASH(1U)

#define S_SYN_RSS_QUEUE    2
#define M_SYN_RSS_QUEUE    0x3FF
#define V_SYN_RSS_QUEUE(x) ((x) << S_SYN_RSS_QUEUE)
#define G_SYN_RSS_QUEUE(x) (((x) >> S_SYN_RSS_QUEUE) & M_SYN_RSS_QUEUE)

#define S_LISTEN_INTF    12
#define M_LISTEN_INTF    0xFF
#define V_LISTEN_INTF(x) ((x) << S_LISTEN_INTF)
#define G_LISTEN_INTF(x) (((x) >> S_LISTEN_INTF) & M_LISTEN_INTF)

#define S_LISTEN_FILTER    20
#define V_LISTEN_FILTER(x) ((x) << S_LISTEN_FILTER)
#define F_LISTEN_FILTER    V_LISTEN_FILTER(1U)

#define S_SYN_DEFENSE    21
#define V_SYN_DEFENSE(x) ((x) << S_SYN_DEFENSE)
#define F_SYN_DEFENSE    V_SYN_DEFENSE(1U)

#define S_CONN_POLICY    22
#define M_CONN_POLICY    0x3
#define V_CONN_POLICY(x) ((x) << S_CONN_POLICY)
#define G_CONN_POLICY(x) (((x) >> S_CONN_POLICY) & M_CONN_POLICY)

#define S_T5_FILT_INFO    24
#define M_T5_FILT_INFO    0xffffffffffULL
#define V_T5_FILT_INFO(x) ((x) << S_T5_FILT_INFO)
#define G_T5_FILT_INFO(x) (((x) >> S_T5_FILT_INFO) & M_T5_FILT_INFO)

#define S_FILT_INFO    28
#define M_FILT_INFO    0xfffffffffULL
#define V_FILT_INFO(x) ((x) << S_FILT_INFO)
#define G_FILT_INFO(x) (((x) >> S_FILT_INFO) & M_FILT_INFO)

/* option 2 fields */
#define S_RSS_QUEUE    0
#define M_RSS_QUEUE    0x3FF
#define V_RSS_QUEUE(x) ((x) << S_RSS_QUEUE)
#define G_RSS_QUEUE(x) (((x) >> S_RSS_QUEUE) & M_RSS_QUEUE)

#define S_RSS_QUEUE_VALID    10
#define V_RSS_QUEUE_VALID(x) ((x) << S_RSS_QUEUE_VALID)
#define F_RSS_QUEUE_VALID    V_RSS_QUEUE_VALID(1U)

#define S_RX_COALESCE_VALID    11
#define V_RX_COALESCE_VALID(x) ((x) << S_RX_COALESCE_VALID)
#define F_RX_COALESCE_VALID    V_RX_COALESCE_VALID(1U)

#define S_RX_COALESCE    12
#define M_RX_COALESCE    0x3
#define V_RX_COALESCE(x) ((x) << S_RX_COALESCE)
#define G_RX_COALESCE(x) (((x) >> S_RX_COALESCE) & M_RX_COALESCE)

#define S_CONG_CNTRL    14
#define M_CONG_CNTRL    0x3
#define V_CONG_CNTRL(x) ((x) << S_CONG_CNTRL)
#define G_CONG_CNTRL(x) (((x) >> S_CONG_CNTRL) & M_CONG_CNTRL)

#define S_PACE    16
#define M_PACE    0x3
#define V_PACE(x) ((x) << S_PACE)
#define G_PACE(x) (((x) >> S_PACE) & M_PACE)

#define S_CONG_CNTRL_VALID    18
#define V_CONG_CNTRL_VALID(x) ((x) << S_CONG_CNTRL_VALID)
#define F_CONG_CNTRL_VALID    V_CONG_CNTRL_VALID(1U)

#define S_T5_ISS    18
#define V_T5_ISS(x) ((x) << S_T5_ISS)
#define F_T5_ISS    V_T5_ISS(1U)

#define S_PACE_VALID    19
#define V_PACE_VALID(x) ((x) << S_PACE_VALID)
#define F_PACE_VALID    V_PACE_VALID(1U)

#define S_RX_FC_DISABLE    20
#define V_RX_FC_DISABLE(x) ((x) << S_RX_FC_DISABLE)
#define F_RX_FC_DISABLE    V_RX_FC_DISABLE(1U)

#define S_RX_FC_DDP    21
#define V_RX_FC_DDP(x) ((x) << S_RX_FC_DDP)
#define F_RX_FC_DDP    V_RX_FC_DDP(1U)

#define S_RX_FC_VALID    22
#define V_RX_FC_VALID(x) ((x) << S_RX_FC_VALID)
#define F_RX_FC_VALID    V_RX_FC_VALID(1U)

#define S_TX_QUEUE    23
#define M_TX_QUEUE    0x7
#define V_TX_QUEUE(x) ((x) << S_TX_QUEUE)
#define G_TX_QUEUE(x) (((x) >> S_TX_QUEUE) & M_TX_QUEUE)

#define S_RX_CHANNEL    26
#define V_RX_CHANNEL(x) ((x) << S_RX_CHANNEL)
#define F_RX_CHANNEL    V_RX_CHANNEL(1U)

#define S_CCTRL_ECN    27
#define V_CCTRL_ECN(x) ((x) << S_CCTRL_ECN)
#define F_CCTRL_ECN    V_CCTRL_ECN(1U)

#define S_WND_SCALE_EN    28
#define V_WND_SCALE_EN(x) ((x) << S_WND_SCALE_EN)
#define F_WND_SCALE_EN    V_WND_SCALE_EN(1U)

#define S_TSTAMPS_EN    29
#define V_TSTAMPS_EN(x) ((x) << S_TSTAMPS_EN)
#define F_TSTAMPS_EN    V_TSTAMPS_EN(1U)

#define S_SACK_EN    30
#define V_SACK_EN(x) ((x) << S_SACK_EN)
#define F_SACK_EN    V_SACK_EN(1U)

#define S_T5_OPT_2_VALID    31
#define V_T5_OPT_2_VALID(x) ((x) << S_T5_OPT_2_VALID)
#define F_T5_OPT_2_VALID    V_T5_OPT_2_VALID(1U)

struct cpl_pass_open_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be32 local_ip;
	__be32 peer_ip;
	__be64 opt0;
	__be64 opt1;
};

struct cpl_pass_open_req6 {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be64 local_ip_hi;
	__be64 local_ip_lo;
	__be64 peer_ip_hi;
	__be64 peer_ip_lo;
	__be64 opt0;
	__be64 opt1;
};

struct cpl_pass_open_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 rsvd[3];
	__u8 status;
};

struct cpl_pass_establish {
	RSS_HDR
	union opcode_tid ot;
	__be32 rsvd;
	__be32 tos_stid;
	__be16 mac_idx;
	__be16 tcp_opt;
	__be32 snd_isn;
	__be32 rcv_isn;
};

/* cpl_pass_establish.tos_stid fields */
#define S_PASS_OPEN_TID    0
#define M_PASS_OPEN_TID    0xFFFFFF
#define V_PASS_OPEN_TID(x) ((x) << S_PASS_OPEN_TID)
#define G_PASS_OPEN_TID(x) (((x) >> S_PASS_OPEN_TID) & M_PASS_OPEN_TID)

#define S_PASS_OPEN_TOS    24
#define M_PASS_OPEN_TOS    0xFF
#define V_PASS_OPEN_TOS(x) ((x) << S_PASS_OPEN_TOS)
#define G_PASS_OPEN_TOS(x) (((x) >> S_PASS_OPEN_TOS) & M_PASS_OPEN_TOS)

/* cpl_pass_establish.tcp_opt fields (also applies to act_open_establish) */
#define S_TCPOPT_WSCALE_OK	5
#define M_TCPOPT_WSCALE_OK  	0x1
#define V_TCPOPT_WSCALE_OK(x)	((x) << S_TCPOPT_WSCALE_OK)
#define G_TCPOPT_WSCALE_OK(x)	(((x) >> S_TCPOPT_WSCALE_OK) & M_TCPOPT_WSCALE_OK)

#define S_TCPOPT_SACK		6
#define M_TCPOPT_SACK		0x1
#define V_TCPOPT_SACK(x)	((x) << S_TCPOPT_SACK)
#define G_TCPOPT_SACK(x)	(((x) >> S_TCPOPT_SACK) & M_TCPOPT_SACK)

#define S_TCPOPT_TSTAMP		7
#define M_TCPOPT_TSTAMP		0x1
#define V_TCPOPT_TSTAMP(x)	((x) << S_TCPOPT_TSTAMP)
#define G_TCPOPT_TSTAMP(x)	(((x) >> S_TCPOPT_TSTAMP) & M_TCPOPT_TSTAMP)

#define S_TCPOPT_SND_WSCALE	8
#define M_TCPOPT_SND_WSCALE	0xF
#define V_TCPOPT_SND_WSCALE(x)	((x) << S_TCPOPT_SND_WSCALE)
#define G_TCPOPT_SND_WSCALE(x)	(((x) >> S_TCPOPT_SND_WSCALE) & M_TCPOPT_SND_WSCALE)

#define S_TCPOPT_MSS	12
#define M_TCPOPT_MSS	0xF
#define V_TCPOPT_MSS(x)	((x) << S_TCPOPT_MSS)
#define G_TCPOPT_MSS(x)	(((x) >> S_TCPOPT_MSS) & M_TCPOPT_MSS)

struct cpl_pass_accept_req {
	RSS_HDR
	union opcode_tid ot;
	__be16 ipsecen_outiphdrlen;
	__be16 len;
	__be32 hdr_len;
	__be16 vlan;
	__be16 l2info;
	__be32 tos_stid;
	struct tcp_options tcpopt;
};

/* cpl_pass_accept_req.hdr_len fields */
#define S_SYN_RX_CHAN    0
#define M_SYN_RX_CHAN    0xF
#define V_SYN_RX_CHAN(x) ((x) << S_SYN_RX_CHAN)
#define G_SYN_RX_CHAN(x) (((x) >> S_SYN_RX_CHAN) & M_SYN_RX_CHAN)

#define S_TCP_HDR_LEN    10
#define M_TCP_HDR_LEN    0x3F
#define V_TCP_HDR_LEN(x) ((x) << S_TCP_HDR_LEN)
#define G_TCP_HDR_LEN(x) (((x) >> S_TCP_HDR_LEN) & M_TCP_HDR_LEN)

#define S_T6_TCP_HDR_LEN   8
#define V_T6_TCP_HDR_LEN(x) ((x) << S_T6_TCP_HDR_LEN)
#define G_T6_TCP_HDR_LEN(x) (((x) >> S_T6_TCP_HDR_LEN) & M_TCP_HDR_LEN)

#define S_IP_HDR_LEN    16
#define M_IP_HDR_LEN    0x3FF
#define V_IP_HDR_LEN(x) ((x) << S_IP_HDR_LEN)
#define G_IP_HDR_LEN(x) (((x) >> S_IP_HDR_LEN) & M_IP_HDR_LEN)

#define S_T6_IP_HDR_LEN    14
#define V_T6_IP_HDR_LEN(x) ((x) << S_T6_IP_HDR_LEN)
#define G_T6_IP_HDR_LEN(x) (((x) >> S_T6_IP_HDR_LEN) & M_IP_HDR_LEN)

#define S_ETH_HDR_LEN    26
#define M_ETH_HDR_LEN    0x3F
#define V_ETH_HDR_LEN(x) ((x) << S_ETH_HDR_LEN)
#define G_ETH_HDR_LEN(x) (((x) >> S_ETH_HDR_LEN) & M_ETH_HDR_LEN)

#define S_T6_ETH_HDR_LEN    24
#define M_T6_ETH_HDR_LEN    0xFF
#define V_T6_ETH_HDR_LEN(x) ((x) << S_T6_ETH_HDR_LEN)
#define G_T6_ETH_HDR_LEN(x) (((x) >> S_T6_ETH_HDR_LEN) & M_T6_ETH_HDR_LEN)

/* cpl_pass_accept_req.l2info fields */
#define S_SYN_MAC_IDX    0
#define M_SYN_MAC_IDX    0x1FF
#define V_SYN_MAC_IDX(x) ((x) << S_SYN_MAC_IDX)
#define G_SYN_MAC_IDX(x) (((x) >> S_SYN_MAC_IDX) & M_SYN_MAC_IDX)

#define S_SYN_XACT_MATCH    9
#define V_SYN_XACT_MATCH(x) ((x) << S_SYN_XACT_MATCH)
#define F_SYN_XACT_MATCH    V_SYN_XACT_MATCH(1U)

#define S_SYN_INTF    12
#define M_SYN_INTF    0xF
#define V_SYN_INTF(x) ((x) << S_SYN_INTF)
#define G_SYN_INTF(x) (((x) >> S_SYN_INTF) & M_SYN_INTF)

struct cpl_t7_pass_accept_req {
	RSS_HDR
	union opcode_tid ot;
	__be16 ipsecen_to_outiphdrlen;
	__be16 length;
	__be32 ethhdrlen_to_rxchannel;
	__be16 vlantag;
	__be16 interface_to_mac_ix;
	__be32 tos_ptid;
	__be16 tcpmss;
	__u8   tcpwsc;
	__u8   tcptmstp_to_tcpunkn;
};

#define S_CPL_T7_PASS_ACCEPT_REQ_IPSECEN	12
#define M_CPL_T7_PASS_ACCEPT_REQ_IPSECEN	0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_IPSECEN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_IPSECEN)
#define G_CPL_T7_PASS_ACCEPT_REQ_IPSECEN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_IPSECEN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_IPSECEN)
#define F_CPL_PASS_T7_ACCEPT_REQ_IPSECEN	\
    V_CPL_T7_PASS_ACCEPT_REQ_IPSECEN(1U)

#define S_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE	10
#define M_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE	0x3
#define V_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE)
#define G_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE) & \
     M_CPL_T7_PASS_ACCEPT_REQ_IPSECTYPE)

#define S_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN	0
#define M_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN	0x3ff
#define V_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN(x) \
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN)
#define G_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN(x) \
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_OUTIPHDRLEN)

#define S_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN	24
#define M_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN	0xff
#define V_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN)
#define G_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_ETHHDRLEN)

#define S_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN	14
#define M_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN	0x3ff
#define V_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN)
#define G_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_IPHDRLEN)

#define S_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN	8
#define M_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN	0x3f
#define V_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN)
#define G_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_TCPHDRLEN)

#define S_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL	0
#define M_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL	0xf
#define V_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL)
#define G_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL) & \
     M_CPL_T7_PASS_ACCEPT_REQ_RXCHANNEL)

#define S_CPL_T7_PASS_ACCEPT_REQ_INTERFACE	12
#define M_CPL_T7_PASS_ACCEPT_REQ_INTERFACE	0xf
#define V_CPL_T7_PASS_ACCEPT_REQ_INTERFACE(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_INTERFACE)
#define G_CPL_T7_PASS_ACCEPT_REQ_INTERFACE(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_INTERFACE) & \
     M_CPL_T7_PASS_ACCEPT_REQ_INTERFACE)

#define S_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH	9
#define M_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH	0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH)
#define G_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH) & \
     M_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH)
#define F_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH	\
    V_CPL_T7_PASS_ACCEPT_REQ_MAC_MATCH(1U)

#define S_CPL_T7_PASS_ACCEPT_REQ_MAC_IX		0
#define M_CPL_T7_PASS_ACCEPT_REQ_MAC_IX		0x1ff
#define V_CPL_T7_PASS_ACCEPT_REQ_MAC_IX(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_MAC_IX)
#define G_CPL_T7_PASS_ACCEPT_REQ_MAC_IX(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_MAC_IX) & M_CPL_T7_PASS_ACCEPT_REQ_MAC_IX)

#define S_CPL_T7_PASS_ACCEPT_REQ_TOS	24
#define M_CPL_T7_PASS_ACCEPT_REQ_TOS	0xff
#define V_CPL_T7_PASS_ACCEPT_REQ_TOS(x)	((x) << S_CPL_T7_PASS_ACCEPT_REQ_TOS)
#define G_CPL_T7_PASS_ACCEPT_REQ_TOS(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TOS) & M_CPL_T7_PASS_ACCEPT_REQ_TOS)

#define S_CPL_T7_PASS_ACCEPT_REQ_PTID		0
#define M_CPL_T7_PASS_ACCEPT_REQ_PTID		0xffffff
#define V_CPL_T7_PASS_ACCEPT_REQ_PTID(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_PTID)
#define G_CPL_T7_PASS_ACCEPT_REQ_PTID(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_PTID) & M_CPL_T7_PASS_ACCEPT_REQ_PTID)

#define S_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP	7
#define M_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP	0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP)
#define G_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP) & \
     M_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP)
#define F_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP	\
    V_CPL_T7_PASS_ACCEPT_REQ_TCPTMSTP(1U)

#define S_CPL_T7_PASS_ACCEPT_REQ_TCPSACK	6
#define M_CPL_T7_PASS_ACCEPT_REQ_TCPSACK	0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_TCPSACK(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_TCPSACK)
#define G_CPL_T7_PASS_ACCEPT_REQ_TCPSACK(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TCPSACK) & \
     M_CPL_T7_PASS_ACCEPT_REQ_TCPSACK)
#define F_CPL_T7_PASS_ACCEPT_REQ_TCPSACK	\
    V_CPL_T7_PASS_ACCEPT_REQ_TCPSACK(1U)

#define S_CPL_T7_PASS_ACCEPT_REQ_TCPECN		5
#define M_CPL_T7_PASS_ACCEPT_REQ_TCPECN		0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_TCPECN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_TCPECN)
#define G_CPL_T7_PASS_ACCEPT_REQ_TCPECN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TCPECN) & M_CPL_T7_PASS_ACCEPT_REQ_TCPECN)
#define F_CPL_T7_PASS_ACCEPT_REQ_TCPECN		\
    V_CPL_T7_PASS_ACCEPT_REQ_TCPECN(1U)

#define S_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN	4
#define M_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN	0x1
#define V_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN(x)	\
    ((x) << S_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN)
#define G_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN(x)	\
    (((x) >> S_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN) & \
     M_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN)
#define F_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN	\
    V_CPL_T7_PASS_ACCEPT_REQ_TCPUNKN(1U)

struct cpl_pass_accept_rpl {
	WR_HDR;
	union opcode_tid ot;
	__be32 opt2;
	__be64 opt0;
};

struct cpl_t5_pass_accept_rpl {
	WR_HDR;
	union opcode_tid ot;
	__be32 opt2;
	__be64 opt0;
	__be32 iss;
	union {
		__be32 rsvd; /* T5 */
		__be32 opt3; /* T6 */
	} u;
};

struct cpl_act_open_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be32 local_ip;
	__be32 peer_ip;
	__be64 opt0;
	__be32 params;
	__be32 opt2;
};

#define S_FILTER_TUPLE	24
#define M_FILTER_TUPLE	0xFFFFFFFFFF
#define V_FILTER_TUPLE(x) ((x) << S_FILTER_TUPLE)
#define G_FILTER_TUPLE(x) (((x) >> S_FILTER_TUPLE) & M_FILTER_TUPLE)

struct cpl_t5_act_open_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be32 local_ip;
	__be32 peer_ip;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
};

struct cpl_t6_act_open_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be32 local_ip;
	__be32 peer_ip;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
	__be32 rsvd2;
	__be32 opt3;
};

/* cpl_{t5,t6}_act_open_req.params field */
#define S_AOPEN_FCOEMASK	0
#define V_AOPEN_FCOEMASK(x)	((x) << S_AOPEN_FCOEMASK)
#define F_AOPEN_FCOEMASK	V_AOPEN_FCOEMASK(1U)

struct cpl_t7_act_open_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be32 local_ip;
	__be32 peer_ip;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
	__be32 rsvd2;
	__be32 opt3;
};

#define S_T7_FILTER_TUPLE	1
#define M_T7_FILTER_TUPLE	0x7FFFFFFFFFFFFFFFULL
#define V_T7_FILTER_TUPLE(x)	((x) << S_T7_FILTER_TUPLE)
#define G_T7_FILTER_TUPLE(x)	(((x) >> S_T7_FILTER_TUPLE) & M_T7_FILTER_TUPLE)

struct cpl_act_open_req6 {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be64 local_ip_hi;
	__be64 local_ip_lo;
	__be64 peer_ip_hi;
	__be64 peer_ip_lo;
	__be64 opt0;
	__be32 params;
	__be32 opt2;
};

struct cpl_t5_act_open_req6 {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be64 local_ip_hi;
	__be64 local_ip_lo;
	__be64 peer_ip_hi;
	__be64 peer_ip_lo;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
};

struct cpl_t6_act_open_req6 {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be64 local_ip_hi;
	__be64 local_ip_lo;
	__be64 peer_ip_hi;
	__be64 peer_ip_lo;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
	__be32 rsvd2;
	__be32 opt3;
};

struct cpl_t7_act_open_req6 {
	WR_HDR;
	union opcode_tid ot;
	__be16 local_port;
	__be16 peer_port;
	__be64 local_ip_hi;
	__be64 local_ip_lo;
	__be64 peer_ip_hi;
	__be64 peer_ip_lo;
	__be64 opt0;
	__be32 iss;
	__be32 opt2;
	__be64 params;
	__be32 rsvd2;
	__be32 opt3;
};

struct cpl_act_open_rpl {
	RSS_HDR
	union opcode_tid ot;
	__be32 atid_status;
};

/* cpl_act_open_rpl.atid_status fields */
#define S_AOPEN_STATUS    0
#define M_AOPEN_STATUS    0xFF
#define V_AOPEN_STATUS(x) ((x) << S_AOPEN_STATUS)
#define G_AOPEN_STATUS(x) (((x) >> S_AOPEN_STATUS) & M_AOPEN_STATUS)

#define S_AOPEN_ATID    8
#define M_AOPEN_ATID    0xFFFFFF
#define V_AOPEN_ATID(x) ((x) << S_AOPEN_ATID)
#define G_AOPEN_ATID(x) (((x) >> S_AOPEN_ATID) & M_AOPEN_ATID)

struct cpl_act_establish {
	RSS_HDR
	union opcode_tid ot;
	__be32 rsvd;
	__be32 tos_atid;
	__be16 mac_idx;
	__be16 tcp_opt;
	__be32 snd_isn;
	__be32 rcv_isn;
};

struct cpl_get_tcb {
	WR_HDR;
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 cookie;
};

/* cpl_get_tcb.reply_ctrl fields */
#define S_QUEUENO    0
#define M_QUEUENO    0x3FF
#define V_QUEUENO(x) ((x) << S_QUEUENO)
#define G_QUEUENO(x) (((x) >> S_QUEUENO) & M_QUEUENO)

#define S_REPLY_CHAN    14
#define V_REPLY_CHAN(x) ((x) << S_REPLY_CHAN)
#define F_REPLY_CHAN    V_REPLY_CHAN(1U)

#define S_NO_REPLY    15
#define V_NO_REPLY(x) ((x) << S_NO_REPLY)
#define F_NO_REPLY    V_NO_REPLY(1U)

struct cpl_t7_get_tcb {
        WR_HDR;
        union opcode_tid ot;
        __be16 rxchan_queue;
        __be16 cookie_pkd;
};

#define S_T7_REPLY_CHAN		12
#define M_T7_REPLY_CHAN		0x7
#define V_T7_REPLY_CHAN(x)	((x) << S_T7_REPLY_CHAN)
#define G_T7_REPLY_CHAN(x)	(((x) >> S_T7_REPLY_CHAN) & M_T7_REPLY_CHAN)

#define S_T7_QUEUENO    0
#define M_T7_QUEUENO    0xFFF
#define V_T7_QUEUENO(x) ((x) << S_T7_QUEUENO)
#define G_T7_QUEUENO(x) (((x) >> S_T7_QUEUENO) & M_T7_QUEUENO)

#define S_CPL_GET_TCB_COOKIE            0
#define M_CPL_GET_TCB_COOKIE            0xff
#define V_CPL_GET_TCB_COOKIE(x)         ((x) << S_CPL_GET_TCB_COOKIE)
#define G_CPL_GET_TCB_COOKIE(x)         \
    (((x) >> S_CPL_GET_TCB_COOKIE) & M_CPL_GET_TCB_COOKIE)

struct cpl_get_tcb_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 cookie;
	__u8 status;
	__be16 len;
};

struct cpl_set_tcb {
	WR_HDR;
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 cookie;
};

struct cpl_set_tcb_field {
	WR_HDR;
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 word_cookie;
	__be64 mask;
	__be64 val;
};

struct cpl_set_tcb_field_core {
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 word_cookie;
	__be64 mask;
	__be64 val;
};

/* cpl_set_tcb_field.word_cookie fields */
#define S_WORD    0
#define M_WORD    0x1F
#define V_WORD(x) ((x) << S_WORD)
#define G_WORD(x) (((x) >> S_WORD) & M_WORD)

#define S_COOKIE    5
#define M_COOKIE    0x7
#define V_COOKIE(x) ((x) << S_COOKIE)
#define G_COOKIE(x) (((x) >> S_COOKIE) & M_COOKIE)

struct cpl_set_tcb_rpl {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__u8   cookie;
	__u8   status;
	__be64 oldval;
};

struct cpl_close_con_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 rsvd;
};

struct cpl_close_con_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8  rsvd[3];
	__u8  status;
	__be32 snd_nxt;
	__be32 rcv_nxt;
};

struct cpl_t7_close_con_rpl {
	RSS_HDR
	union  opcode_tid ot;
	__be16 rto;
	__u8   rsvd;
	__u8   status;
	__be32 snd_nxt;
	__be32 rcv_nxt;
};

struct cpl_close_listsvr_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 rsvd;
};

/* additional cpl_close_listsvr_req.reply_ctrl field */
#define S_LISTSVR_IPV6    14
#define V_LISTSVR_IPV6(x) ((x) << S_LISTSVR_IPV6)
#define F_LISTSVR_IPV6    V_LISTSVR_IPV6(1U)

struct cpl_t7_close_listsvr_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 noreply_to_queue;
	__be16 r2;
};

#define S_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY	15
#define M_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY	0x1
#define V_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY(x)	\
    ((x) << S_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY)
#define G_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY(x)	\
    (((x) >> S_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY) & \
     M_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY)
#define F_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY	\
    V_CPL_T7_CLOSE_LISTSVR_REQ_NOREPLY(1U)

#define S_CPL_T7_CLOSE_LISTSVR_REQ_IPV6		14
#define M_CPL_T7_CLOSE_LISTSVR_REQ_IPV6		0x1
#define V_CPL_T7_CLOSE_LISTSVR_REQ_IPV6(x)	\
    ((x) << S_CPL_T7_CLOSE_LISTSVR_REQ_IPV6)
#define G_CPL_T7_CLOSE_LISTSVR_REQ_IPV6(x)	\
    (((x) >> S_CPL_T7_CLOSE_LISTSVR_REQ_IPV6) & M_CPL_T7_CLOSE_LISTSVR_REQ_IPV6)
#define F_CPL_T7_CLOSE_LISTSVR_REQ_IPV6		\
    V_CPL_T7_CLOSE_LISTSVR_REQ_IPV6(1U)

#define S_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE	0
#define M_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE	0xfff
#define V_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE(x)	\
    ((x) << S_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE)
#define G_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE(x)	\
    (((x) >> S_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE) & \
     M_CPL_T7_CLOSE_LISTSVR_REQ_QUEUE)

struct cpl_close_listsvr_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 rsvd[3];
	__u8 status;
};

struct cpl_abort_req_rss {
	RSS_HDR
	union opcode_tid ot;
	__u8  rsvd[3];
	__u8  status;
};

struct cpl_abort_req_rss6 {
	RSS_HDR
	union opcode_tid ot;
	__u32 srqidx_status;
};

#define S_ABORT_RSS_STATUS    0
#define M_ABORT_RSS_STATUS    0xff
#define V_ABORT_RSS_STATUS(x) ((x) << S_ABORT_RSS_STATUS)
#define G_ABORT_RSS_STATUS(x) (((x) >> S_ABORT_RSS_STATUS) & M_ABORT_RSS_STATUS)

#define S_ABORT_RSS_SRQIDX    8
#define M_ABORT_RSS_SRQIDX    0xffffff
#define V_ABORT_RSS_SRQIDX(x) ((x) << S_ABORT_RSS_SRQIDX)
#define G_ABORT_RSS_SRQIDX(x) (((x) >> S_ABORT_RSS_SRQIDX) & M_ABORT_RSS_SRQIDX)


/* cpl_abort_req status command code in case of T6,
 * bit[0] specifies whether to send RST (0) to remote peer or suppress it (1)
 * bit[1] indicates ABORT_REQ was sent after a CLOSE_CON_REQ
 * bit[2] specifies whether to disable the mmgr (1) or not (0)
 */
struct cpl_abort_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 rsvd0;
	__u8  rsvd1;
	__u8  cmd;
	__u8  rsvd2[6];
};

struct cpl_abort_req_core {
	union opcode_tid ot;
	__be32 rsvd0;
	__u8  rsvd1;
	__u8  cmd;
	__u8  rsvd2[6];
};

struct cpl_abort_rpl_rss {
	RSS_HDR
	union opcode_tid ot;
	__u8  rsvd[3];
	__u8  status;
};

struct cpl_t7_abort_rpl_rss {
        RSS_HDR
        union  opcode_tid ot;
        __be32 idx_status;
};

#define S_CPL_ABORT_RPL_RSS_IDX         8
#define M_CPL_ABORT_RPL_RSS_IDX         0xffffff
#define V_CPL_ABORT_RPL_RSS_IDX(x)      ((x) << S_CPL_ABORT_RPL_RSS_IDX)
#define G_CPL_ABORT_RPL_RSS_IDX(x)      \
    (((x) >> S_CPL_ABORT_RPL_RSS_IDX) & M_CPL_ABORT_RPL_RSS_IDX)

#define S_CPL_ABORT_RPL_RSS_STATUS      0
#define M_CPL_ABORT_RPL_RSS_STATUS      0xff
#define V_CPL_ABORT_RPL_RSS_STATUS(x)   ((x) << S_CPL_ABORT_RPL_RSS_STATUS)
#define G_CPL_ABORT_RPL_RSS_STATUS(x)   \
    (((x) >> S_CPL_ABORT_RPL_RSS_STATUS) & M_CPL_ABORT_RPL_RSS_STATUS)

struct cpl_abort_rpl_rss6 {
	RSS_HDR
	union opcode_tid ot;
	__u32 srqidx_status;
};

struct cpl_abort_rpl {
	WR_HDR;
	union opcode_tid ot;
	__be32 rsvd0;
	__u8  rsvd1;
	__u8  cmd;
	__u8  rsvd2[6];
};

struct cpl_abort_rpl_core {
	union opcode_tid ot;
	__be32 rsvd0;
	__u8  rsvd1;
	__u8  cmd;
	__u8  rsvd2[6];
};

struct cpl_peer_close {
	RSS_HDR
	union opcode_tid ot;
	__be32 rcv_nxt;
};

struct cpl_tid_release {
	WR_HDR;
	union opcode_tid ot;
	__be32 rsvd;
};

struct tx_data_wr {
	__be32 wr_hi;
	__be32 wr_lo;
	__be32 len;
	__be32 flags;
	__be32 sndseq;
	__be32 param;
};

/* tx_data_wr.flags fields */
#define S_TX_ACK_PAGES    21
#define M_TX_ACK_PAGES    0x7
#define V_TX_ACK_PAGES(x) ((x) << S_TX_ACK_PAGES)
#define G_TX_ACK_PAGES(x) (((x) >> S_TX_ACK_PAGES) & M_TX_ACK_PAGES)

/* tx_data_wr.param fields */
#define S_TX_PORT    0
#define M_TX_PORT    0x7
#define V_TX_PORT(x) ((x) << S_TX_PORT)
#define G_TX_PORT(x) (((x) >> S_TX_PORT) & M_TX_PORT)

#define S_TX_MSS    4
#define M_TX_MSS    0xF
#define V_TX_MSS(x) ((x) << S_TX_MSS)
#define G_TX_MSS(x) (((x) >> S_TX_MSS) & M_TX_MSS)

#define S_TX_QOS    8
#define M_TX_QOS    0xFF
#define V_TX_QOS(x) ((x) << S_TX_QOS)
#define G_TX_QOS(x) (((x) >> S_TX_QOS) & M_TX_QOS)

#define S_TX_SNDBUF 16
#define M_TX_SNDBUF 0xFFFF
#define V_TX_SNDBUF(x) ((x) << S_TX_SNDBUF)
#define G_TX_SNDBUF(x) (((x) >> S_TX_SNDBUF) & M_TX_SNDBUF)

struct cpl_tx_data {
	union opcode_tid ot;
	__be32 len;
	__be32 rsvd;
	__be32 flags;
};

/* cpl_tx_data.len fields */
#define S_TX_DATA_MSS    16
#define M_TX_DATA_MSS    0xFFFF
#define V_TX_DATA_MSS(x) ((x) << S_TX_DATA_MSS)
#define G_TX_DATA_MSS(x) (((x) >> S_TX_DATA_MSS) & M_TX_DATA_MSS)

#define S_TX_LENGTH    0
#define M_TX_LENGTH    0xFFFF
#define V_TX_LENGTH(x) ((x) << S_TX_LENGTH)
#define G_TX_LENGTH(x) (((x) >> S_TX_LENGTH) & M_TX_LENGTH)

/* cpl_tx_data.flags fields */
#define S_TX_PROXY    5
#define V_TX_PROXY(x) ((x) << S_TX_PROXY)
#define F_TX_PROXY    V_TX_PROXY(1U)

#define S_TX_ULP_SUBMODE    6
#define M_TX_ULP_SUBMODE    0xF
#define V_TX_ULP_SUBMODE(x) ((x) << S_TX_ULP_SUBMODE)
#define G_TX_ULP_SUBMODE(x) (((x) >> S_TX_ULP_SUBMODE) & M_TX_ULP_SUBMODE)

#define S_TX_ULP_MODE    10
#define M_TX_ULP_MODE    0x7
#define V_TX_ULP_MODE(x) ((x) << S_TX_ULP_MODE)
#define G_TX_ULP_MODE(x) (((x) >> S_TX_ULP_MODE) & M_TX_ULP_MODE)

#define S_T7_TX_ULP_MODE    10
#define M_T7_TX_ULP_MODE    0xf
#define V_T7_TX_ULP_MODE(x) ((x) << S_T7_TX_ULP_MODE)
#define G_T7_TX_ULP_MODE(x) (((x) >> S_T7_TX_ULP_MODE) & M_T7_TX_ULP_MODE)

#define S_TX_FORCE    13
#define V_TX_FORCE(x) ((x) << S_TX_FORCE)
#define F_TX_FORCE    V_TX_FORCE(1U)

#define S_TX_SHOVE    14
#define V_TX_SHOVE(x) ((x) << S_TX_SHOVE)
#define F_TX_SHOVE    V_TX_SHOVE(1U)

#define S_TX_MORE    15
#define V_TX_MORE(x) ((x) << S_TX_MORE)
#define F_TX_MORE    V_TX_MORE(1U)

#define S_TX_URG    16
#define V_TX_URG(x) ((x) << S_TX_URG)
#define F_TX_URG    V_TX_URG(1U)

#define S_TX_FLUSH    17
#define V_TX_FLUSH(x) ((x) << S_TX_FLUSH)
#define F_TX_FLUSH    V_TX_FLUSH(1U)

#define S_TX_SAVE    18
#define V_TX_SAVE(x) ((x) << S_TX_SAVE)
#define F_TX_SAVE    V_TX_SAVE(1U)

#define S_TX_TNL    19
#define V_TX_TNL(x) ((x) << S_TX_TNL)
#define F_TX_TNL    V_TX_TNL(1U)

#define S_T6_TX_FORCE    20
#define V_T6_TX_FORCE(x) ((x) << S_T6_TX_FORCE)
#define F_T6_TX_FORCE    V_T6_TX_FORCE(1U)

#define S_TX_BYPASS    21
#define V_TX_BYPASS(x) ((x) << S_TX_BYPASS)
#define F_TX_BYPASS    V_TX_BYPASS(1U)

#define S_TX_PUSH    22
#define V_TX_PUSH(x) ((x) << S_TX_PUSH)
#define F_TX_PUSH    V_TX_PUSH(1U)

/* additional tx_data_wr.flags fields */
#define S_TX_CPU_IDX    0
#define M_TX_CPU_IDX    0x3F
#define V_TX_CPU_IDX(x) ((x) << S_TX_CPU_IDX)
#define G_TX_CPU_IDX(x) (((x) >> S_TX_CPU_IDX) & M_TX_CPU_IDX)

#define S_TX_CLOSE    17
#define V_TX_CLOSE(x) ((x) << S_TX_CLOSE)
#define F_TX_CLOSE    V_TX_CLOSE(1U)

#define S_TX_INIT    18
#define V_TX_INIT(x) ((x) << S_TX_INIT)
#define F_TX_INIT    V_TX_INIT(1U)

#define S_TX_IMM_ACK    19
#define V_TX_IMM_ACK(x) ((x) << S_TX_IMM_ACK)
#define F_TX_IMM_ACK    V_TX_IMM_ACK(1U)

#define S_TX_IMM_DMA    20
#define V_TX_IMM_DMA(x) ((x) << S_TX_IMM_DMA)
#define F_TX_IMM_DMA    V_TX_IMM_DMA(1U)

struct cpl_tx_data_ack {
	RSS_HDR
	union opcode_tid ot;
	__be32 snd_una;
};

struct cpl_tx_data_ack_xt {
	RSS_HDR
	union opcode_tid ot;
	__be32 snd_una;
	__be32 snd_end;
	__be32 snd_nxt;
	__be32 snd_adv;
	__be16 rttvar;
	__be16 srtt;
	__be32 extinfoh[2];
	__be32 extinfol[2];
};

struct cpl_tx_data_req {
	RSS_HDR
	union opcode_tid ot;
	__be32 snd_una;
	__be32 snd_end;
	__be32 snd_nxt;
	__be32 snd_adv;
	__be16 rttvar;
	__be16 srtt;
};

#define S_CPL_TX_DATA_REQ_TID		0
#define M_CPL_TX_DATA_REQ_TID		0xffffff
#define V_CPL_TX_DATA_REQ_TID(x)	((x) << S_CPL_TX_DATA_REQ_TID)
#define G_CPL_TX_DATA_REQ_TID(x)	\
    (((x) >> S_CPL_TX_DATA_REQ_TID) & M_CPL_TX_DATA_REQ_TID)

struct cpl_sack_req {
	RSS_HDR
	union opcode_tid ot;
	__be32 snd_una;
	__be32 snd_end;
	__be32 snd_nxt;
	__be32 snd_adv;
	__be16 rttvar;
	__be16 srtt;
	__be32 block1[2];
	__be32 block2[2];
	__be32 block3[2];
};

struct cpl_sge_flr_flush {
	RSS_HDR
	union opcode_tid ot;
	__be32 cookievalue_cookiesel;
};

#define S_CPL_SGE_FLR_FLUSH_COOKIEVALUE	4
#define M_CPL_SGE_FLR_FLUSH_COOKIEVALUE	0x3ff
#define V_CPL_SGE_FLR_FLUSH_COOKIEVALUE(x) \
    ((x) << S_CPL_SGE_FLR_FLUSH_COOKIEVALUE)
#define G_CPL_SGE_FLR_FLUSH_COOKIEVALUE(x) \
    (((x) >> S_CPL_SGE_FLR_FLUSH_COOKIEVALUE) & \
     M_CPL_SGE_FLR_FLUSH_COOKIEVALUE)

#define S_CPL_SGE_FLR_FLUSH_COOKIESEL	0
#define M_CPL_SGE_FLR_FLUSH_COOKIESEL	0xf
#define V_CPL_SGE_FLR_FLUSH_COOKIESEL(x) \
    ((x) << S_CPL_SGE_FLR_FLUSH_COOKIESEL)
#define G_CPL_SGE_FLR_FLUSH_COOKIESEL(x) \
    (((x) >> S_CPL_SGE_FLR_FLUSH_COOKIESEL) & M_CPL_SGE_FLR_FLUSH_COOKIESEL)

struct cpl_wr_ack {  /* XXX */
	RSS_HDR
	union opcode_tid ot;
	__be16 credits;
	__be16 rsvd;
	__be32 snd_nxt;
	__be32 snd_una;
};

struct cpl_tx_pkt_core {
	__be32 ctrl0;
	__be16 pack;
	__be16 len;
	__be64 ctrl1;
};

struct cpl_tx_pkt {
	WR_HDR;
	struct cpl_tx_pkt_core c;
};

/* cpl_tx_pkt_core.ctrl0 fields */
#define S_TXPKT_VF    0
#define M_TXPKT_VF    0xFF
#define V_TXPKT_VF(x) ((x) << S_TXPKT_VF)
#define G_TXPKT_VF(x) (((x) >> S_TXPKT_VF) & M_TXPKT_VF)

#define S_TXPKT_PF    8
#define M_TXPKT_PF    0x7
#define V_TXPKT_PF(x) ((x) << S_TXPKT_PF)
#define G_TXPKT_PF(x) (((x) >> S_TXPKT_PF) & M_TXPKT_PF)

#define S_TXPKT_VF_VLD    11
#define V_TXPKT_VF_VLD(x) ((x) << S_TXPKT_VF_VLD)
#define F_TXPKT_VF_VLD    V_TXPKT_VF_VLD(1U)

#define S_TXPKT_OVLAN_IDX    12
#define M_TXPKT_OVLAN_IDX    0xF
#define V_TXPKT_OVLAN_IDX(x) ((x) << S_TXPKT_OVLAN_IDX)
#define G_TXPKT_OVLAN_IDX(x) (((x) >> S_TXPKT_OVLAN_IDX) & M_TXPKT_OVLAN_IDX)

#define S_TXPKT_T5_OVLAN_IDX    12
#define M_TXPKT_T5_OVLAN_IDX    0x7
#define V_TXPKT_T5_OVLAN_IDX(x) ((x) << S_TXPKT_T5_OVLAN_IDX)
#define G_TXPKT_T5_OVLAN_IDX(x) (((x) >> S_TXPKT_T5_OVLAN_IDX) & \
				M_TXPKT_T5_OVLAN_IDX)

#define S_TXPKT_INTF    16
#define M_TXPKT_INTF    0xF
#define V_TXPKT_INTF(x) ((x) << S_TXPKT_INTF)
#define G_TXPKT_INTF(x) (((x) >> S_TXPKT_INTF) & M_TXPKT_INTF)

#define S_TXPKT_SPECIAL_STAT    20
#define V_TXPKT_SPECIAL_STAT(x) ((x) << S_TXPKT_SPECIAL_STAT)
#define F_TXPKT_SPECIAL_STAT    V_TXPKT_SPECIAL_STAT(1U)

#define S_TXPKT_T5_FCS_DIS    21
#define V_TXPKT_T5_FCS_DIS(x) ((x) << S_TXPKT_T5_FCS_DIS)
#define F_TXPKT_T5_FCS_DIS    V_TXPKT_T5_FCS_DIS(1U)

#define S_TXPKT_INS_OVLAN    21
#define V_TXPKT_INS_OVLAN(x) ((x) << S_TXPKT_INS_OVLAN)
#define F_TXPKT_INS_OVLAN    V_TXPKT_INS_OVLAN(1U)

#define S_TXPKT_T5_INS_OVLAN    15
#define V_TXPKT_T5_INS_OVLAN(x) ((x) << S_TXPKT_T5_INS_OVLAN)
#define F_TXPKT_T5_INS_OVLAN    V_TXPKT_T5_INS_OVLAN(1U)

#define S_TXPKT_STAT_DIS    22
#define V_TXPKT_STAT_DIS(x) ((x) << S_TXPKT_STAT_DIS)
#define F_TXPKT_STAT_DIS    V_TXPKT_STAT_DIS(1U)

#define S_TXPKT_LOOPBACK    23
#define V_TXPKT_LOOPBACK(x) ((x) << S_TXPKT_LOOPBACK)
#define F_TXPKT_LOOPBACK    V_TXPKT_LOOPBACK(1U)

#define S_TXPKT_TSTAMP    23
#define V_TXPKT_TSTAMP(x) ((x) << S_TXPKT_TSTAMP)
#define F_TXPKT_TSTAMP    V_TXPKT_TSTAMP(1U)

#define S_TXPKT_OPCODE    24
#define M_TXPKT_OPCODE    0xFF
#define V_TXPKT_OPCODE(x) ((x) << S_TXPKT_OPCODE)
#define G_TXPKT_OPCODE(x) (((x) >> S_TXPKT_OPCODE) & M_TXPKT_OPCODE)

/* cpl_tx_pkt_core.ctrl1 fields */
#define S_TXPKT_SA_IDX    0
#define M_TXPKT_SA_IDX    0xFFF
#define V_TXPKT_SA_IDX(x) ((x) << S_TXPKT_SA_IDX)
#define G_TXPKT_SA_IDX(x) (((x) >> S_TXPKT_SA_IDX) & M_TXPKT_SA_IDX)

#define S_TXPKT_CSUM_END    12
#define M_TXPKT_CSUM_END    0xFF
#define V_TXPKT_CSUM_END(x) ((x) << S_TXPKT_CSUM_END)
#define G_TXPKT_CSUM_END(x) (((x) >> S_TXPKT_CSUM_END) & M_TXPKT_CSUM_END)

#define S_TXPKT_CSUM_START    20
#define M_TXPKT_CSUM_START    0x3FF
#define V_TXPKT_CSUM_START(x) ((x) << S_TXPKT_CSUM_START)
#define G_TXPKT_CSUM_START(x) (((x) >> S_TXPKT_CSUM_START) & M_TXPKT_CSUM_START)

#define S_TXPKT_IPHDR_LEN    20
#define M_TXPKT_IPHDR_LEN    0x3FFF
#define V_TXPKT_IPHDR_LEN(x) ((__u64)(x) << S_TXPKT_IPHDR_LEN)
#define G_TXPKT_IPHDR_LEN(x) (((x) >> S_TXPKT_IPHDR_LEN) & M_TXPKT_IPHDR_LEN)

#define M_T6_TXPKT_IPHDR_LEN    0xFFF
#define G_T6_TXPKT_IPHDR_LEN(x) \
	(((x) >> S_TXPKT_IPHDR_LEN) & M_T6_TXPKT_IPHDR_LEN)

#define S_TXPKT_CSUM_LOC    30
#define M_TXPKT_CSUM_LOC    0x3FF
#define V_TXPKT_CSUM_LOC(x) ((__u64)(x) << S_TXPKT_CSUM_LOC)
#define G_TXPKT_CSUM_LOC(x) (((x) >> S_TXPKT_CSUM_LOC) & M_TXPKT_CSUM_LOC)

#define S_TXPKT_ETHHDR_LEN    34
#define M_TXPKT_ETHHDR_LEN    0x3F
#define V_TXPKT_ETHHDR_LEN(x) ((__u64)(x) << S_TXPKT_ETHHDR_LEN)
#define G_TXPKT_ETHHDR_LEN(x) (((x) >> S_TXPKT_ETHHDR_LEN) & M_TXPKT_ETHHDR_LEN)

#define S_T6_TXPKT_ETHHDR_LEN    32
#define M_T6_TXPKT_ETHHDR_LEN    0xFF
#define V_T6_TXPKT_ETHHDR_LEN(x) ((__u64)(x) << S_T6_TXPKT_ETHHDR_LEN)
#define G_T6_TXPKT_ETHHDR_LEN(x) \
	(((x) >> S_T6_TXPKT_ETHHDR_LEN) & M_T6_TXPKT_ETHHDR_LEN)

#define S_TXPKT_CSUM_TYPE    40
#define M_TXPKT_CSUM_TYPE    0xF
#define V_TXPKT_CSUM_TYPE(x) ((__u64)(x) << S_TXPKT_CSUM_TYPE)
#define G_TXPKT_CSUM_TYPE(x) (((x) >> S_TXPKT_CSUM_TYPE) & M_TXPKT_CSUM_TYPE)

#define S_TXPKT_VLAN    44
#define M_TXPKT_VLAN    0xFFFF
#define V_TXPKT_VLAN(x) ((__u64)(x) << S_TXPKT_VLAN)
#define G_TXPKT_VLAN(x) (((x) >> S_TXPKT_VLAN) & M_TXPKT_VLAN)

#define S_TXPKT_VLAN_VLD    60
#define V_TXPKT_VLAN_VLD(x) ((__u64)(x) << S_TXPKT_VLAN_VLD)
#define F_TXPKT_VLAN_VLD    V_TXPKT_VLAN_VLD(1ULL)

#define S_TXPKT_IPSEC    61
#define V_TXPKT_IPSEC(x) ((__u64)(x) << S_TXPKT_IPSEC)
#define F_TXPKT_IPSEC    V_TXPKT_IPSEC(1ULL)

#define S_TXPKT_IPCSUM_DIS    62
#define V_TXPKT_IPCSUM_DIS(x) ((__u64)(x) << S_TXPKT_IPCSUM_DIS)
#define F_TXPKT_IPCSUM_DIS    V_TXPKT_IPCSUM_DIS(1ULL)

#define S_TXPKT_L4CSUM_DIS    63
#define V_TXPKT_L4CSUM_DIS(x) ((__u64)(x) << S_TXPKT_L4CSUM_DIS)
#define F_TXPKT_L4CSUM_DIS    V_TXPKT_L4CSUM_DIS(1ULL)

struct cpl_tx_pkt_xt {
	WR_HDR;
	__be32 ctrl0;
	__be16 pack;
	__be16 len;
	__be32 ctrl1;
	__be32 ctrl2;
};

/* cpl_tx_pkt_xt.core.ctrl0 fields */
#define S_CPL_TX_PKT_XT_OPCODE		24
#define M_CPL_TX_PKT_XT_OPCODE		0xff
#define V_CPL_TX_PKT_XT_OPCODE(x)	((x) << S_CPL_TX_PKT_XT_OPCODE)
#define G_CPL_TX_PKT_XT_OPCODE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_OPCODE) & M_CPL_TX_PKT_XT_OPCODE)

#define S_CPL_TX_PKT_XT_TIMESTAMP	23
#define M_CPL_TX_PKT_XT_TIMESTAMP	0x1
#define V_CPL_TX_PKT_XT_TIMESTAMP(x)	((x) << S_CPL_TX_PKT_XT_TIMESTAMP)
#define G_CPL_TX_PKT_XT_TIMESTAMP(x)	\
    (((x) >> S_CPL_TX_PKT_XT_TIMESTAMP) & M_CPL_TX_PKT_XT_TIMESTAMP)
#define F_CPL_TX_PKT_XT_TIMESTAMP	V_CPL_TX_PKT_XT_TIMESTAMP(1U)

#define S_CPL_TX_PKT_XT_STATDISABLE	22
#define M_CPL_TX_PKT_XT_STATDISABLE	0x1
#define V_CPL_TX_PKT_XT_STATDISABLE(x)	((x) << S_CPL_TX_PKT_XT_STATDISABLE)
#define G_CPL_TX_PKT_XT_STATDISABLE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_STATDISABLE) & M_CPL_TX_PKT_XT_STATDISABLE)
#define F_CPL_TX_PKT_XT_STATDISABLE	V_CPL_TX_PKT_XT_STATDISABLE(1U)

#define S_CPL_TX_PKT_XT_FCSDIS		21
#define M_CPL_TX_PKT_XT_FCSDIS		0x1
#define V_CPL_TX_PKT_XT_FCSDIS(x)	((x) << S_CPL_TX_PKT_XT_FCSDIS)
#define G_CPL_TX_PKT_XT_FCSDIS(x)	\
    (((x) >> S_CPL_TX_PKT_XT_FCSDIS) & M_CPL_TX_PKT_XT_FCSDIS)
#define F_CPL_TX_PKT_XT_FCSDIS		V_CPL_TX_PKT_XT_FCSDIS(1U)

#define S_CPL_TX_PKT_XT_STATSPECIAL	20
#define M_CPL_TX_PKT_XT_STATSPECIAL	0x1
#define V_CPL_TX_PKT_XT_STATSPECIAL(x)	((x) << S_CPL_TX_PKT_XT_STATSPECIAL)
#define G_CPL_TX_PKT_XT_STATSPECIAL(x)	\
    (((x) >> S_CPL_TX_PKT_XT_STATSPECIAL) & M_CPL_TX_PKT_XT_STATSPECIAL)
#define F_CPL_TX_PKT_XT_STATSPECIAL	V_CPL_TX_PKT_XT_STATSPECIAL(1U)

#define S_CPL_TX_PKT_XT_INTERFACE	16
#define M_CPL_TX_PKT_XT_INTERFACE	0xf
#define V_CPL_TX_PKT_XT_INTERFACE(x)	((x) << S_CPL_TX_PKT_XT_INTERFACE)
#define G_CPL_TX_PKT_XT_INTERFACE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_INTERFACE) & M_CPL_TX_PKT_XT_INTERFACE)

#define S_CPL_TX_PKT_XT_OVLAN		15
#define M_CPL_TX_PKT_XT_OVLAN		0x1
#define V_CPL_TX_PKT_XT_OVLAN(x)	((x) << S_CPL_TX_PKT_XT_OVLAN)
#define G_CPL_TX_PKT_XT_OVLAN(x)	\
    (((x) >> S_CPL_TX_PKT_XT_OVLAN) & M_CPL_TX_PKT_XT_OVLAN)
#define F_CPL_TX_PKT_XT_OVLAN		V_CPL_TX_PKT_XT_OVLAN(1U)

#define S_CPL_TX_PKT_XT_OVLANIDX	12
#define M_CPL_TX_PKT_XT_OVLANIDX	0x7
#define V_CPL_TX_PKT_XT_OVLANIDX(x)	((x) << S_CPL_TX_PKT_XT_OVLANIDX)
#define G_CPL_TX_PKT_XT_OVLANIDX(x)	\
    (((x) >> S_CPL_TX_PKT_XT_OVLANIDX) & M_CPL_TX_PKT_XT_OVLANIDX)

#define S_CPL_TX_PKT_XT_VFVALID		11
#define M_CPL_TX_PKT_XT_VFVALID		0x1
#define V_CPL_TX_PKT_XT_VFVALID(x)	((x) << S_CPL_TX_PKT_XT_VFVALID)
#define G_CPL_TX_PKT_XT_VFVALID(x)	\
    (((x) >> S_CPL_TX_PKT_XT_VFVALID) & M_CPL_TX_PKT_XT_VFVALID)
#define F_CPL_TX_PKT_XT_VFVALID		V_CPL_TX_PKT_XT_VFVALID(1U)

#define S_CPL_TX_PKT_XT_PF		8
#define M_CPL_TX_PKT_XT_PF		0x7
#define V_CPL_TX_PKT_XT_PF(x)		((x) << S_CPL_TX_PKT_XT_PF)
#define G_CPL_TX_PKT_XT_PF(x)		\
    (((x) >> S_CPL_TX_PKT_XT_PF) & M_CPL_TX_PKT_XT_PF)

#define S_CPL_TX_PKT_XT_VF		0
#define M_CPL_TX_PKT_XT_VF		0xff
#define V_CPL_TX_PKT_XT_VF(x)		((x) << S_CPL_TX_PKT_XT_VF)
#define G_CPL_TX_PKT_XT_VF(x)		\
    (((x) >> S_CPL_TX_PKT_XT_VF) & M_CPL_TX_PKT_XT_VF)

/* cpl_tx_pkt_xt.core.ctrl1 fields */
#define S_CPL_TX_PKT_XT_L4CHKDISABLE	31
#define M_CPL_TX_PKT_XT_L4CHKDISABLE	0x1
#define V_CPL_TX_PKT_XT_L4CHKDISABLE(x)	((x) << S_CPL_TX_PKT_XT_L4CHKDISABLE)
#define G_CPL_TX_PKT_XT_L4CHKDISABLE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_L4CHKDISABLE) & M_CPL_TX_PKT_XT_L4CHKDISABLE)
#define F_CPL_TX_PKT_XT_L4CHKDISABLE	V_CPL_TX_PKT_XT_L4CHKDISABLE(1U)

#define S_CPL_TX_PKT_XT_L3CHKDISABLE	30
#define M_CPL_TX_PKT_XT_L3CHKDISABLE	0x1
#define V_CPL_TX_PKT_XT_L3CHKDISABLE(x)	((x) << S_CPL_TX_PKT_XT_L3CHKDISABLE)
#define G_CPL_TX_PKT_XT_L3CHKDISABLE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_L3CHKDISABLE) & M_CPL_TX_PKT_XT_L3CHKDISABLE)
#define F_CPL_TX_PKT_XT_L3CHKDISABLE	V_CPL_TX_PKT_XT_L3CHKDISABLE(1U)

#define S_CPL_TX_PKT_XT_OUTL4CHKEN	29
#define M_CPL_TX_PKT_XT_OUTL4CHKEN	0x1
#define V_CPL_TX_PKT_XT_OUTL4CHKEN(x)	((x) << S_CPL_TX_PKT_XT_OUTL4CHKEN)
#define G_CPL_TX_PKT_XT_OUTL4CHKEN(x)	\
    (((x) >> S_CPL_TX_PKT_XT_OUTL4CHKEN) & M_CPL_TX_PKT_XT_OUTL4CHKEN)
#define F_CPL_TX_PKT_XT_OUTL4CHKEN	V_CPL_TX_PKT_XT_OUTL4CHKEN(1U)

#define S_CPL_TX_PKT_XT_IVLAN		28
#define M_CPL_TX_PKT_XT_IVLAN		0x1
#define V_CPL_TX_PKT_XT_IVLAN(x)	((x) << S_CPL_TX_PKT_XT_IVLAN)
#define G_CPL_TX_PKT_XT_IVLAN(x)	\
    (((x) >> S_CPL_TX_PKT_XT_IVLAN) & M_CPL_TX_PKT_XT_IVLAN)
#define F_CPL_TX_PKT_XT_IVLAN		V_CPL_TX_PKT_XT_IVLAN(1U)

#define S_CPL_TX_PKT_XT_IVLANTAG	12
#define M_CPL_TX_PKT_XT_IVLANTAG	0xffff
#define V_CPL_TX_PKT_XT_IVLANTAG(x)	((x) << S_CPL_TX_PKT_XT_IVLANTAG)
#define G_CPL_TX_PKT_XT_IVLANTAG(x)	\
    (((x) >> S_CPL_TX_PKT_XT_IVLANTAG) & M_CPL_TX_PKT_XT_IVLANTAG)

#define S_CPL_TX_PKT_XT_CHKTYPE		8
#define M_CPL_TX_PKT_XT_CHKTYPE		0xf
#define V_CPL_TX_PKT_XT_CHKTYPE(x)	((x) << S_CPL_TX_PKT_XT_CHKTYPE)
#define G_CPL_TX_PKT_XT_CHKTYPE(x)	\
    (((x) >> S_CPL_TX_PKT_XT_CHKTYPE) & M_CPL_TX_PKT_XT_CHKTYPE)

#define S_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI 0
#define M_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI 0xff
#define V_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI(x) \
    ((x) << S_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI)
#define G_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI(x) \
    (((x) >> S_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI) & \
     M_CPL_TX_PKT_XT_CHKINSRTOFFSET_HI)

#define S_CPL_TX_PKT_XT_ETHHDRLEN	0
#define M_CPL_TX_PKT_XT_ETHHDRLEN	0xff
#define V_CPL_TX_PKT_XT_ETHHDRLEN(x)	((x) << S_CPL_TX_PKT_XT_ETHHDRLEN)
#define G_CPL_TX_PKT_XT_ETHHDRLEN(x)	\
    (((x) >> S_CPL_TX_PKT_XT_ETHHDRLEN) & M_CPL_TX_PKT_XT_ETHHDRLEN)

#define S_CPL_TX_PKT_XT_ROCECHKINSMODE	6
#define M_CPL_TX_PKT_XT_ROCECHKINSMODE	0x3
#define V_CPL_TX_PKT_XT_ROCECHKINSMODE(x) \
    ((x) << S_CPL_TX_PKT_XT_ROCECHKINSMODE)
#define G_CPL_TX_PKT_XT_ROCECHKINSMODE(x) \
    (((x) >> S_CPL_TX_PKT_XT_ROCECHKINSMODE) & M_CPL_TX_PKT_XT_ROCECHKINSMODE)

#define S_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI    0
#define M_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI    0x3f
#define V_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI(x) \
    ((x) << S_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI)
#define G_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI(x) \
    (((x) >> S_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI) & \
     M_CPL_TX_PKT_XT_ROCEIPHDRLEN_HI)

/* cpl_tx_pkt_xt.core.ctrl2 fields */
#define S_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO 30
#define M_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO 0x3
#define V_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO(x) \
    ((x) << S_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO)
#define G_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO(x) \
    (((x) >> S_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO) & \
     M_CPL_TX_PKT_XT_CHKINSRTOFFSET_LO)

#define S_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO	30
#define M_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO	0x3
#define V_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO(x) \
    ((x) << S_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO)
#define G_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO(x) \
    (((x) >> S_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO) & \
     M_CPL_TX_PKT_XT_ROCEIPHDRLEN_LO)

#define S_CPL_TX_PKT_XT_CHKSTARTOFFSET	20
#define M_CPL_TX_PKT_XT_CHKSTARTOFFSET	0x3ff
#define V_CPL_TX_PKT_XT_CHKSTARTOFFSET(x) \
    ((x) << S_CPL_TX_PKT_XT_CHKSTARTOFFSET)
#define G_CPL_TX_PKT_XT_CHKSTARTOFFSET(x) \
    (((x) >> S_CPL_TX_PKT_XT_CHKSTARTOFFSET) & M_CPL_TX_PKT_XT_CHKSTARTOFFSET)

#define S_CPL_TX_PKT_XT_IPHDRLEN	20
#define M_CPL_TX_PKT_XT_IPHDRLEN	0xfff
#define V_CPL_TX_PKT_XT_IPHDRLEN(x)	((x) << S_CPL_TX_PKT_XT_IPHDRLEN)
#define G_CPL_TX_PKT_XT_IPHDRLEN(x)	\
    (((x) >> S_CPL_TX_PKT_XT_IPHDRLEN) & M_CPL_TX_PKT_XT_IPHDRLEN)

#define S_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET 20
#define M_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET 0x3ff
#define V_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET(x) \
    ((x) << S_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET)
#define G_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET(x) \
    (((x) >> S_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET) & \
     M_CPL_TX_PKT_XT_ROCECHKSTARTOFFSET)

#define S_CPL_TX_PKT_XT_CHKSTOPOFFSET	12
#define M_CPL_TX_PKT_XT_CHKSTOPOFFSET	0xff
#define V_CPL_TX_PKT_XT_CHKSTOPOFFSET(x) \
    ((x) << S_CPL_TX_PKT_XT_CHKSTOPOFFSET)
#define G_CPL_TX_PKT_XT_CHKSTOPOFFSET(x) \
    (((x) >> S_CPL_TX_PKT_XT_CHKSTOPOFFSET) & M_CPL_TX_PKT_XT_CHKSTOPOFFSET)

#define S_CPL_TX_PKT_XT_IPSECIDX	0
#define M_CPL_TX_PKT_XT_IPSECIDX	0xfff
#define V_CPL_TX_PKT_XT_IPSECIDX(x)	((x) << S_CPL_TX_PKT_XT_IPSECIDX)
#define G_CPL_TX_PKT_XT_IPSECIDX(x)	\
    (((x) >> S_CPL_TX_PKT_XT_IPSECIDX) & M_CPL_TX_PKT_XT_IPSECIDX)

#define S_CPL_TX_TNL_LSO_BTH_OPCODE             24
#define M_CPL_TX_TNL_LSO_BTH_OPCODE             0xff
#define V_CPL_TX_TNL_LSO_BTH_OPCODE(x)  ((x) << S_CPL_TX_TNL_LSO_BTH_OPCODE)
#define G_CPL_TX_TNL_LSO_BTH_OPCODE(x)  \
                (((x) >> S_CPL_TX_TNL_LSO_BTH_OPCODE) & \
                 M_CPL_TX_TNL_LSO_BTH_OPCODE)

#define S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN               0
#define M_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN               0xffffff
#define V_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN(x)    \
                ((x) << S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN)
#define G_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN(x)    \
                (((x) >> S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN) & \
                 M_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN)

#define S_CPL_TX_TNL_LSO_MSS_TVER               8
#define M_CPL_TX_TNL_LSO_MSS_TVER               0xf
#define V_CPL_TX_TNL_LSO_MSS_TVER(x)    ((x) << S_CPL_TX_TNL_LSO_MSS_TVER)
#define G_CPL_TX_TNL_LSO_MSS_TVER(x)            \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_TVER) & M_CPL_TX_TNL_LSO_MSS_TVER)

#define S_CPL_TX_TNL_LSO_MSS_M          7
#define M_CPL_TX_TNL_LSO_MSS_M          0x1
#define V_CPL_TX_TNL_LSO_MSS_M(x)       ((x) << S_CPL_TX_TNL_LSO_MSS_M)
#define G_CPL_TX_TNL_LSO_MSS_M(x)               \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_M) & M_CPL_TX_TNL_LSO_MSS_M)

#define S_CPL_TX_TNL_LSO_MSS_PMTU               4
#define M_CPL_TX_TNL_LSO_MSS_PMTU               0x7
#define V_CPL_TX_TNL_LSO_MSS_PMTU(x)    ((x) << S_CPL_TX_TNL_LSO_MSS_PMTU)
#define G_CPL_TX_TNL_LSO_MSS_PMTU(x)            \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_PMTU) & M_CPL_TX_TNL_LSO_MSS_PMTU)

#define S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR                3
#define M_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR                0x1
#define V_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR(x)     \
        ((x) << S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR)
#define G_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR(x)             \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR) & M_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR)

#define S_CPL_TX_TNL_LSO_MSS_ACKREQ             1
#define M_CPL_TX_TNL_LSO_MSS_ACKREQ             0x3
#define V_CPL_TX_TNL_LSO_MSS_ACKREQ(x)  ((x) << S_CPL_TX_TNL_LSO_MSS_ACKREQ)
#define G_CPL_TX_TNL_LSO_MSS_ACKREQ(x)          \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_ACKREQ) & M_CPL_TX_TNL_LSO_MSS_ACKREQ)

#define S_CPL_TX_TNL_LSO_MSS_SE         0
#define M_CPL_TX_TNL_LSO_MSS_SE         0x1
#define V_CPL_TX_TNL_LSO_MSS_SE(x)      ((x) << S_CPL_TX_TNL_LSO_MSS_SE)
#define G_CPL_TX_TNL_LSO_MSS_SE(x)              \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_SE) & M_CPL_TX_TNL_LSO_MSS_SE)

struct cpl_tx_pkt_lso_core {
	__be32 lso_ctrl;
	__be16 ipid_ofst;
	__be16 mss;
	__be32 seqno_offset;
	__be32 len;
	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
};

struct cpl_tx_pkt_lso {
	WR_HDR;
	struct cpl_tx_pkt_lso_core c;
	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
};

struct cpl_tx_pkt_ufo_core {
	__be16 ethlen;
	__be16 iplen;
	__be16 udplen;
	__be16 mss;
	__be32 len;
	__be32 r1;
	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
};

struct cpl_tx_pkt_ufo {
	WR_HDR;
	struct cpl_tx_pkt_ufo_core c;
	/* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
};

/* cpl_tx_pkt_lso_core.lso_ctrl fields */
#define S_LSO_TCPHDR_LEN    0
#define M_LSO_TCPHDR_LEN    0xF
#define V_LSO_TCPHDR_LEN(x) ((x) << S_LSO_TCPHDR_LEN)
#define G_LSO_TCPHDR_LEN(x) (((x) >> S_LSO_TCPHDR_LEN) & M_LSO_TCPHDR_LEN)

#define S_LSO_IPHDR_LEN    4
#define M_LSO_IPHDR_LEN    0xFFF
#define V_LSO_IPHDR_LEN(x) ((x) << S_LSO_IPHDR_LEN)
#define G_LSO_IPHDR_LEN(x) (((x) >> S_LSO_IPHDR_LEN) & M_LSO_IPHDR_LEN)

#define S_LSO_ETHHDR_LEN    16
#define M_LSO_ETHHDR_LEN    0xF
#define V_LSO_ETHHDR_LEN(x) ((x) << S_LSO_ETHHDR_LEN)
#define G_LSO_ETHHDR_LEN(x) (((x) >> S_LSO_ETHHDR_LEN) & M_LSO_ETHHDR_LEN)

#define S_LSO_IPV6    20
#define V_LSO_IPV6(x) ((x) << S_LSO_IPV6)
#define F_LSO_IPV6    V_LSO_IPV6(1U)

#define S_LSO_OFLD_ENCAP    21
#define V_LSO_OFLD_ENCAP(x) ((x) << S_LSO_OFLD_ENCAP)
#define F_LSO_OFLD_ENCAP    V_LSO_OFLD_ENCAP(1U)

#define S_LSO_LAST_SLICE    22
#define V_LSO_LAST_SLICE(x) ((x) << S_LSO_LAST_SLICE)
#define F_LSO_LAST_SLICE    V_LSO_LAST_SLICE(1U)

#define S_LSO_FIRST_SLICE    23
#define V_LSO_FIRST_SLICE(x) ((x) << S_LSO_FIRST_SLICE)
#define F_LSO_FIRST_SLICE    V_LSO_FIRST_SLICE(1U)

#define S_LSO_OPCODE    24
#define M_LSO_OPCODE    0xFF
#define V_LSO_OPCODE(x) ((x) << S_LSO_OPCODE)
#define G_LSO_OPCODE(x) (((x) >> S_LSO_OPCODE) & M_LSO_OPCODE)

#define S_LSO_T5_XFER_SIZE	   0
#define M_LSO_T5_XFER_SIZE    0xFFFFFFF
#define V_LSO_T5_XFER_SIZE(x) ((x) << S_LSO_T5_XFER_SIZE)
#define G_LSO_T5_XFER_SIZE(x) (((x) >> S_LSO_T5_XFER_SIZE) & M_LSO_T5_XFER_SIZE)

/* cpl_tx_pkt_lso_core.mss fields */
#define S_LSO_MSS    0
#define M_LSO_MSS    0x3FFF
#define V_LSO_MSS(x) ((x) << S_LSO_MSS)
#define G_LSO_MSS(x) (((x) >> S_LSO_MSS) & M_LSO_MSS)

#define S_LSO_IPID_SPLIT    15
#define V_LSO_IPID_SPLIT(x) ((x) << S_LSO_IPID_SPLIT)
#define F_LSO_IPID_SPLIT    V_LSO_IPID_SPLIT(1U)

struct cpl_tx_pkt_fso {
	WR_HDR;
	__be32 fso_ctrl;
	__be16 seqcnt_ofst;
	__be16 mtu;
	__be32 param_offset;
	__be32 len;
	/* encapsulated CPL (TX_PKT or TX_PKT_XT) follows here */
};

/* cpl_tx_pkt_fso.fso_ctrl fields different from cpl_tx_pkt_lso.lso_ctrl */
#define S_FSO_XCHG_CLASS    21
#define V_FSO_XCHG_CLASS(x) ((x) << S_FSO_XCHG_CLASS)
#define F_FSO_XCHG_CLASS    V_FSO_XCHG_CLASS(1U)

#define S_FSO_INITIATOR    20
#define V_FSO_INITIATOR(x) ((x) << S_FSO_INITIATOR)
#define F_FSO_INITIATOR    V_FSO_INITIATOR(1U)

#define S_FSO_FCHDR_LEN    12
#define M_FSO_FCHDR_LEN    0xF
#define V_FSO_FCHDR_LEN(x) ((x) << S_FSO_FCHDR_LEN)
#define G_FSO_FCHDR_LEN(x) (((x) >> S_FSO_FCHDR_LEN) & M_FSO_FCHDR_LEN)

struct cpl_iscsi_hdr_no_rss {
	union opcode_tid ot;
	__be16 pdu_len_ddp;
	__be16 len;
	__be32 seq;
	__be16 urg;
	__u8 rsvd;
	__u8 status;
};

struct cpl_tx_data_iso {
	__be32 op_to_scsi;
	__u8   reserved1;
	__u8   ahs_len;
	__be16 mpdu;
	__be32 burst_size;
	__be32 len;
	__be32 reserved2_seglen_offset;
	__be32 datasn_offset;
	__be32 buffer_offset;
	__be32 reserved3;

	/* encapsulated CPL_TX_DATA follows here */
};

/* cpl_tx_data_iso.op_to_scsi fields */
#define S_CPL_TX_DATA_ISO_OP	24
#define M_CPL_TX_DATA_ISO_OP	0xff
#define V_CPL_TX_DATA_ISO_OP(x)	((x) << S_CPL_TX_DATA_ISO_OP)
#define G_CPL_TX_DATA_ISO_OP(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_OP) & M_CPL_TX_DATA_ISO_OP)

#define S_CPL_TX_DATA_ISO_FIRST		23
#define M_CPL_TX_DATA_ISO_FIRST		0x1
#define V_CPL_TX_DATA_ISO_FIRST(x)	((x) << S_CPL_TX_DATA_ISO_FIRST)
#define G_CPL_TX_DATA_ISO_FIRST(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_FIRST) & M_CPL_TX_DATA_ISO_FIRST)
#define F_CPL_TX_DATA_ISO_FIRST	V_CPL_TX_DATA_ISO_FIRST(1U)

#define S_CPL_TX_DATA_ISO_LAST		22
#define M_CPL_TX_DATA_ISO_LAST		0x1
#define V_CPL_TX_DATA_ISO_LAST(x)	((x) << S_CPL_TX_DATA_ISO_LAST)
#define G_CPL_TX_DATA_ISO_LAST(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_LAST) & M_CPL_TX_DATA_ISO_LAST)
#define F_CPL_TX_DATA_ISO_LAST	V_CPL_TX_DATA_ISO_LAST(1U)

#define S_CPL_TX_DATA_ISO_CPLHDRLEN	21
#define M_CPL_TX_DATA_ISO_CPLHDRLEN	0x1
#define V_CPL_TX_DATA_ISO_CPLHDRLEN(x)	((x) << S_CPL_TX_DATA_ISO_CPLHDRLEN)
#define G_CPL_TX_DATA_ISO_CPLHDRLEN(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_CPLHDRLEN) & M_CPL_TX_DATA_ISO_CPLHDRLEN)
#define F_CPL_TX_DATA_ISO_CPLHDRLEN	V_CPL_TX_DATA_ISO_CPLHDRLEN(1U)

#define S_CPL_TX_DATA_ISO_HDRCRC	20
#define M_CPL_TX_DATA_ISO_HDRCRC	0x1
#define V_CPL_TX_DATA_ISO_HDRCRC(x)	((x) << S_CPL_TX_DATA_ISO_HDRCRC)
#define G_CPL_TX_DATA_ISO_HDRCRC(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_HDRCRC) & M_CPL_TX_DATA_ISO_HDRCRC)
#define F_CPL_TX_DATA_ISO_HDRCRC	V_CPL_TX_DATA_ISO_HDRCRC(1U)

#define S_CPL_TX_DATA_ISO_PLDCRC	19
#define M_CPL_TX_DATA_ISO_PLDCRC	0x1
#define V_CPL_TX_DATA_ISO_PLDCRC(x)	((x) << S_CPL_TX_DATA_ISO_PLDCRC)
#define G_CPL_TX_DATA_ISO_PLDCRC(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_PLDCRC) & M_CPL_TX_DATA_ISO_PLDCRC)
#define F_CPL_TX_DATA_ISO_PLDCRC	V_CPL_TX_DATA_ISO_PLDCRC(1U)

#define S_CPL_TX_DATA_ISO_IMMEDIATE	18
#define M_CPL_TX_DATA_ISO_IMMEDIATE	0x1
#define V_CPL_TX_DATA_ISO_IMMEDIATE(x)	((x) << S_CPL_TX_DATA_ISO_IMMEDIATE)
#define G_CPL_TX_DATA_ISO_IMMEDIATE(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_IMMEDIATE) & M_CPL_TX_DATA_ISO_IMMEDIATE)
#define F_CPL_TX_DATA_ISO_IMMEDIATE	V_CPL_TX_DATA_ISO_IMMEDIATE(1U)

#define S_CPL_TX_DATA_ISO_SCSI		16
#define M_CPL_TX_DATA_ISO_SCSI		0x3
#define V_CPL_TX_DATA_ISO_SCSI(x)	((x) << S_CPL_TX_DATA_ISO_SCSI)
#define G_CPL_TX_DATA_ISO_SCSI(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_SCSI) & M_CPL_TX_DATA_ISO_SCSI)

/* cpl_tx_data_iso.reserved2_seglen_offset fields */
#define S_CPL_TX_DATA_ISO_SEGLEN_OFFSET		0
#define M_CPL_TX_DATA_ISO_SEGLEN_OFFSET		0xffffff
#define V_CPL_TX_DATA_ISO_SEGLEN_OFFSET(x)	\
    ((x) << S_CPL_TX_DATA_ISO_SEGLEN_OFFSET)
#define G_CPL_TX_DATA_ISO_SEGLEN_OFFSET(x)	\
    (((x) >> S_CPL_TX_DATA_ISO_SEGLEN_OFFSET) & \
     M_CPL_TX_DATA_ISO_SEGLEN_OFFSET)

struct cpl_t7_tx_data_iso {
	__be32 op_to_scsi;
	__u8   nvme_tcp_pkd;
	__u8   ahs;
	__be16 mpdu;
	__be32 burst;
	__be32 size;
	__be32 num_pi_bytes_seglen_offset;
	__be32 datasn_offset;
	__be32 buffer_offset;
	__be32 pdo_pkd;
	/* encapsulated CPL_TX_DATA follows here */
};

#define S_CPL_T7_TX_DATA_ISO_OPCODE	24
#define M_CPL_T7_TX_DATA_ISO_OPCODE	0xff
#define V_CPL_T7_TX_DATA_ISO_OPCODE(x)	((x) << S_CPL_T7_TX_DATA_ISO_OPCODE)
#define G_CPL_T7_TX_DATA_ISO_OPCODE(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_OPCODE) & M_CPL_T7_TX_DATA_ISO_OPCODE)

#define S_CPL_T7_TX_DATA_ISO_FIRST	23
#define M_CPL_T7_TX_DATA_ISO_FIRST	0x1
#define V_CPL_T7_TX_DATA_ISO_FIRST(x)	((x) << S_CPL_T7_TX_DATA_ISO_FIRST)
#define G_CPL_T7_TX_DATA_ISO_FIRST(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_FIRST) & M_CPL_T7_TX_DATA_ISO_FIRST)
#define F_CPL_T7_TX_DATA_ISO_FIRST	V_CPL_T7_TX_DATA_ISO_FIRST(1U)

#define S_CPL_T7_TX_DATA_ISO_LAST	22
#define M_CPL_T7_TX_DATA_ISO_LAST	0x1
#define V_CPL_T7_TX_DATA_ISO_LAST(x)	((x) << S_CPL_T7_TX_DATA_ISO_LAST)
#define G_CPL_T7_TX_DATA_ISO_LAST(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_LAST) & M_CPL_T7_TX_DATA_ISO_LAST)
#define F_CPL_T7_TX_DATA_ISO_LAST	V_CPL_T7_TX_DATA_ISO_LAST(1U)

#define S_CPL_T7_TX_DATA_ISO_CPLHDRLEN		21
#define M_CPL_T7_TX_DATA_ISO_CPLHDRLEN		0x1
#define V_CPL_T7_TX_DATA_ISO_CPLHDRLEN(x)	\
    ((x) << S_CPL_T7_TX_DATA_ISO_CPLHDRLEN)
#define G_CPL_T7_TX_DATA_ISO_CPLHDRLEN(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_CPLHDRLEN) & M_CPL_T7_TX_DATA_ISO_CPLHDRLEN)
#define F_CPL_T7_TX_DATA_ISO_CPLHDRLEN	V_CPL_T7_TX_DATA_ISO_CPLHDRLEN(1U)

#define S_CPL_T7_TX_DATA_ISO_HDRCRC	20
#define M_CPL_T7_TX_DATA_ISO_HDRCRC	0x1
#define V_CPL_T7_TX_DATA_ISO_HDRCRC(x)	((x) << S_CPL_T7_TX_DATA_ISO_HDRCRC)
#define G_CPL_T7_TX_DATA_ISO_HDRCRC(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_HDRCRC) & M_CPL_T7_TX_DATA_ISO_HDRCRC)
#define F_CPL_T7_TX_DATA_ISO_HDRCRC	V_CPL_T7_TX_DATA_ISO_HDRCRC(1U)

#define S_CPL_T7_TX_DATA_ISO_PLDCRC	19
#define M_CPL_T7_TX_DATA_ISO_PLDCRC	0x1
#define V_CPL_T7_TX_DATA_ISO_PLDCRC(x)	((x) << S_CPL_T7_TX_DATA_ISO_PLDCRC)
#define G_CPL_T7_TX_DATA_ISO_PLDCRC(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_PLDCRC) & M_CPL_T7_TX_DATA_ISO_PLDCRC)
#define F_CPL_T7_TX_DATA_ISO_PLDCRC	V_CPL_T7_TX_DATA_ISO_PLDCRC(1U)

#define S_CPL_T7_TX_DATA_ISO_IMMEDIATE		18
#define M_CPL_T7_TX_DATA_ISO_IMMEDIATE		0x1
#define V_CPL_T7_TX_DATA_ISO_IMMEDIATE(x)	\
    ((x) << S_CPL_T7_TX_DATA_ISO_IMMEDIATE)
#define G_CPL_T7_TX_DATA_ISO_IMMEDIATE(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_IMMEDIATE) & M_CPL_T7_TX_DATA_ISO_IMMEDIATE)
#define F_CPL_T7_TX_DATA_ISO_IMMEDIATE		\
    V_CPL_T7_TX_DATA_ISO_IMMEDIATE(1U)

#define S_CPL_T7_TX_DATA_ISO_SCSI	16
#define M_CPL_T7_TX_DATA_ISO_SCSI	0x3
#define V_CPL_T7_TX_DATA_ISO_SCSI(x)	((x) << S_CPL_T7_TX_DATA_ISO_SCSI)
#define G_CPL_T7_TX_DATA_ISO_SCSI(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_SCSI) & M_CPL_T7_TX_DATA_ISO_SCSI)

#define S_CPL_T7_TX_DATA_ISO_NVME_TCP		0
#define M_CPL_T7_TX_DATA_ISO_NVME_TCP		0x1
#define V_CPL_T7_TX_DATA_ISO_NVME_TCP(x)	\
    ((x) << S_CPL_T7_TX_DATA_ISO_NVME_TCP)
#define G_CPL_T7_TX_DATA_ISO_NVME_TCP(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_NVME_TCP) & M_CPL_T7_TX_DATA_ISO_NVME_TCP)
#define F_CPL_T7_TX_DATA_ISO_NVME_TCP		\
    V_CPL_T7_TX_DATA_ISO_NVME_TCP(1U)

#define S_CPL_T7_TX_DATA_ISO_NUMPIBYTES		24
#define M_CPL_T7_TX_DATA_ISO_NUMPIBYTES		0xff
#define V_CPL_T7_TX_DATA_ISO_NUMPIBYTES(x)	\
    ((x) << S_CPL_T7_TX_DATA_ISO_NUMPIBYTES)
#define G_CPL_T7_TX_DATA_ISO_NUMPIBYTES(x)	\
    (((x) >> S_CPL_T7_TX_DATA_ISO_NUMPIBYTES) & M_CPL_T7_TX_DATA_ISO_NUMPIBYTES)

#define S_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET	0
#define M_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET	0xffffff
#define V_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET(x) \
    ((x) << S_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET)
#define G_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET(x) \
    (((x) >> S_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET) & \
     M_CPL_T7_TX_DATA_ISO_DATASEGLENOFFSET)

#define S_CPL_TX_DATA_ISO_PDO           0
#define M_CPL_TX_DATA_ISO_PDO           0xff
#define V_CPL_TX_DATA_ISO_PDO(x)        ((x) << S_CPL_TX_DATA_ISO_PDO)
#define G_CPL_TX_DATA_ISO_PDO(x)        \
    (((x) >> S_CPL_TX_DATA_ISO_PDO) & M_CPL_TX_DATA_ISO_PDO)

struct cpl_iscsi_hdr {
	RSS_HDR
	union opcode_tid ot;
	__be16 pdu_len_ddp;
	__be16 len;
	__be32 seq;
	__be16 urg;
	__u8 rsvd;
	__u8 status;
};

/* cpl_iscsi_hdr.pdu_len_ddp fields */
#define S_ISCSI_PDU_LEN    0
#define M_ISCSI_PDU_LEN    0x7FFF
#define V_ISCSI_PDU_LEN(x) ((x) << S_ISCSI_PDU_LEN)
#define G_ISCSI_PDU_LEN(x) (((x) >> S_ISCSI_PDU_LEN) & M_ISCSI_PDU_LEN)

#define S_ISCSI_DDP    15
#define V_ISCSI_DDP(x) ((x) << S_ISCSI_DDP)
#define F_ISCSI_DDP    V_ISCSI_DDP(1U)

struct cpl_iscsi_data {
	RSS_HDR
	union opcode_tid ot;
	__u8 rsvd0[2];
	__be16 len;
	__be32 seq;
	__be16 urg;
	__u8 rsvd1;
	__u8 status;
};

struct cpl_rx_data {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__be16 len;
	__be32 seq;
	__be16 urg;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 dack_mode:2;
	__u8 psh:1;
	__u8 heartbeat:1;
	__u8 ddp_off:1;
	__u8 :3;
#else
	__u8 :3;
	__u8 ddp_off:1;
	__u8 heartbeat:1;
	__u8 psh:1;
	__u8 dack_mode:2;
#endif
	__u8 status;
};

struct cpl_fcoe_hdr {
	RSS_HDR
	union opcode_tid ot;
	__be16 oxid;
	__be16 len;
	__be32 rctl_fctl;
	__u8 cs_ctl;
	__u8 df_ctl;
	__u8 sof;
	__u8 eof;
	__be16 seq_cnt;
	__u8 seq_id;
	__u8 type;
	__be32 param;
};

/* cpl_fcoe_hdr.rctl_fctl fields */
#define S_FCOE_FCHDR_RCTL	24
#define M_FCOE_FCHDR_RCTL	0xff
#define V_FCOE_FCHDR_RCTL(x)	((x) << S_FCOE_FCHDR_RCTL)
#define G_FCOE_FCHDR_RCTL(x)	\
	(((x) >> S_FCOE_FCHDR_RCTL) & M_FCOE_FCHDR_RCTL)

#define S_FCOE_FCHDR_FCTL	0
#define M_FCOE_FCHDR_FCTL	0xffffff
#define V_FCOE_FCHDR_FCTL(x)	((x) << S_FCOE_FCHDR_FCTL)
#define G_FCOE_FCHDR_FCTL(x)	\
	(((x) >> S_FCOE_FCHDR_FCTL) & M_FCOE_FCHDR_FCTL)

struct cpl_fcoe_data {
	RSS_HDR
	union opcode_tid ot;
	__u8 rsvd0[2];
	__be16 len;
	__be32 seq;
	__u8 rsvd1[3];
	__u8 status;
};

struct cpl_rx_urg_notify {
	RSS_HDR
	union opcode_tid ot;
	__be32 seq;
};

struct cpl_rx_urg_pkt {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__be16 len;
};

struct cpl_rx_data_ack {
	WR_HDR;
	union opcode_tid ot;
	__be32 credit_dack;
};

struct cpl_rx_data_ack_core {
	union opcode_tid ot;
	__be32 credit_dack;
};

/* cpl_rx_data_ack.ack_seq fields */
#define S_RX_CREDITS    0
#define M_RX_CREDITS    0x3FFFFFF
#define V_RX_CREDITS(x) ((x) << S_RX_CREDITS)
#define G_RX_CREDITS(x) (((x) >> S_RX_CREDITS) & M_RX_CREDITS)

#define S_RX_MODULATE_TX    26
#define V_RX_MODULATE_TX(x) ((x) << S_RX_MODULATE_TX)
#define F_RX_MODULATE_TX    V_RX_MODULATE_TX(1U)

#define S_RX_MODULATE_RX    27
#define V_RX_MODULATE_RX(x) ((x) << S_RX_MODULATE_RX)
#define F_RX_MODULATE_RX    V_RX_MODULATE_RX(1U)

#define S_RX_FORCE_ACK    28
#define V_RX_FORCE_ACK(x) ((x) << S_RX_FORCE_ACK)
#define F_RX_FORCE_ACK    V_RX_FORCE_ACK(1U)

#define S_RX_DACK_MODE    29
#define M_RX_DACK_MODE    0x3
#define V_RX_DACK_MODE(x) ((x) << S_RX_DACK_MODE)
#define G_RX_DACK_MODE(x) (((x) >> S_RX_DACK_MODE) & M_RX_DACK_MODE)

#define S_RX_DACK_CHANGE    31
#define V_RX_DACK_CHANGE(x) ((x) << S_RX_DACK_CHANGE)
#define F_RX_DACK_CHANGE    V_RX_DACK_CHANGE(1U)

struct cpl_rx_phys_addr {
        __be32 rss[2];
        __be32 op_to_tid;
        __be32 pci_rlx_order_to_len;
        __be64 phys_addr;
};

#define S_CPL_RX_PHYS_ADDR_OPCODE       24
#define M_CPL_RX_PHYS_ADDR_OPCODE       0xff
#define V_CPL_RX_PHYS_ADDR_OPCODE(x)    ((x) << S_CPL_RX_PHYS_ADDR_OPCODE)
#define G_CPL_RX_PHYS_ADDR_OPCODE(x)    \
    (((x) >> S_CPL_RX_PHYS_ADDR_OPCODE) & M_CPL_RX_PHYS_ADDR_OPCODE)

#define S_CPL_RX_PHYS_ADDR_ISRDMA       23
#define M_CPL_RX_PHYS_ADDR_ISRDMA       0x1
#define V_CPL_RX_PHYS_ADDR_ISRDMA(x)    ((x) << S_CPL_RX_PHYS_ADDR_ISRDMA)
#define G_CPL_RX_PHYS_ADDR_ISRDMA(x)    \
    (((x) >> S_CPL_RX_PHYS_ADDR_ISRDMA) & M_CPL_RX_PHYS_ADDR_ISRDMA)
#define F_CPL_RX_PHYS_ADDR_ISRDMA       V_CPL_RX_PHYS_ADDR_ISRDMA(1U)

#define S_CPL_RX_PHYS_ADDR_TID          0
#define M_CPL_RX_PHYS_ADDR_TID          0xfffff
#define V_CPL_RX_PHYS_ADDR_TID(x)       ((x) << S_CPL_RX_PHYS_ADDR_TID)
#define G_CPL_RX_PHYS_ADDR_TID(x)       \
    (((x) >> S_CPL_RX_PHYS_ADDR_TID) & M_CPL_RX_PHYS_ADDR_TID)

#define S_CPL_RX_PHYS_ADDR_PCIRLXORDER  31
#define M_CPL_RX_PHYS_ADDR_PCIRLXORDER  0x1
#define V_CPL_RX_PHYS_ADDR_PCIRLXORDER(x) \
    ((x) << S_CPL_RX_PHYS_ADDR_PCIRLXORDER)
#define G_CPL_RX_PHYS_ADDR_PCIRLXORDER(x) \
    (((x) >> S_CPL_RX_PHYS_ADDR_PCIRLXORDER) & M_CPL_RX_PHYS_ADDR_PCIRLXORDER)
#define F_CPL_RX_PHYS_ADDR_PCIRLXORDER  V_CPL_RX_PHYS_ADDR_PCIRLXORDER(1U)

#define S_CPL_RX_PHYS_ADDR_PCINOSNOOP   30
#define M_CPL_RX_PHYS_ADDR_PCINOSNOOP   0x1
#define V_CPL_RX_PHYS_ADDR_PCINOSNOOP(x) \
    ((x) << S_CPL_RX_PHYS_ADDR_PCINOSNOOP)
#define G_CPL_RX_PHYS_ADDR_PCINOSNOOP(x) \
    (((x) >> S_CPL_RX_PHYS_ADDR_PCINOSNOOP) & M_CPL_RX_PHYS_ADDR_PCINOSNOOP)
#define F_CPL_RX_PHYS_ADDR_PCINOSNOOP   V_CPL_RX_PHYS_ADDR_PCINOSNOOP(1U)

#define S_CPL_RX_PHYS_ADDR_PCITPHINTEN  29
#define M_CPL_RX_PHYS_ADDR_PCITPHINTEN  0x1
#define V_CPL_RX_PHYS_ADDR_PCITPHINTEN(x) \
    ((x) << S_CPL_RX_PHYS_ADDR_PCITPHINTEN)
#define G_CPL_RX_PHYS_ADDR_PCITPHINTEN(x) \
    (((x) >> S_CPL_RX_PHYS_ADDR_PCITPHINTEN) & M_CPL_RX_PHYS_ADDR_PCITPHINTEN)
#define F_CPL_RX_PHYS_ADDR_PCITPHINTEN  V_CPL_RX_PHYS_ADDR_PCITPHINTEN(1U)

#define S_CPL_RX_PHYS_ADDR_PCITPHINT    27
#define M_CPL_RX_PHYS_ADDR_PCITPHINT    0x3
#define V_CPL_RX_PHYS_ADDR_PCITPHINT(x) ((x) << S_CPL_RX_PHYS_ADDR_PCITPHINT)
#define G_CPL_RX_PHYS_ADDR_PCITPHINT(x) \
    (((x) >> S_CPL_RX_PHYS_ADDR_PCITPHINT) & M_CPL_RX_PHYS_ADDR_PCITPHINT)

#define S_CPL_RX_PHYS_ADDR_DCAID        16
#define M_CPL_RX_PHYS_ADDR_DCAID        0x7ff
#define V_CPL_RX_PHYS_ADDR_DCAID(x)     ((x) << S_CPL_RX_PHYS_ADDR_DCAID)
#define G_CPL_RX_PHYS_ADDR_DCAID(x)     \
    (((x) >> S_CPL_RX_PHYS_ADDR_DCAID) & M_CPL_RX_PHYS_ADDR_DCAID)

#define S_CPL_RX_PHYS_ADDR_LEN          0
#define M_CPL_RX_PHYS_ADDR_LEN          0xffff
#define V_CPL_RX_PHYS_ADDR_LEN(x)       ((x) << S_CPL_RX_PHYS_ADDR_LEN)
#define G_CPL_RX_PHYS_ADDR_LEN(x)       \
    (((x) >> S_CPL_RX_PHYS_ADDR_LEN) & M_CPL_RX_PHYS_ADDR_LEN)

struct cpl_rx_ddp_complete {
	RSS_HDR
	union opcode_tid ot;
	__be32 ddp_report;
	__be32 rcv_nxt;
	__be32 rsvd;
};

struct cpl_rx_data_ddp {
	RSS_HDR
	union opcode_tid ot;
	__be16 urg;
	__be16 len;
	__be32 seq;
	union {
		__be32 nxt_seq;
		__be32 ddp_report;
	} u;
	__be32 ulp_crc;
	__be32 ddpvld;
};

#define cpl_rx_iscsi_ddp cpl_rx_data_ddp

struct cpl_rx_fcoe_ddp {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__be16 len;
	__be32 seq;
	__be32 ddp_report;
	__be32 ulp_crc;
	__be32 ddpvld;
};

struct cpl_rx_data_dif {
	RSS_HDR
	union opcode_tid ot;
	__be16 ddp_len;
	__be16 msg_len;
	__be32 seq;
	union {
		__be32 nxt_seq;
		__be32 ddp_report;
	} u;
	__be32 err_vec;
	__be32 ddpvld;
};

struct cpl_rx_iscsi_dif {
	RSS_HDR
	union opcode_tid ot;
	__be16 ddp_len;
	__be16 msg_len;
	__be32 seq;
	union {
		__be32 nxt_seq;
		__be32 ddp_report;
	} u;
	__be32 ulp_crc;
	__be32 ddpvld;
	__u8 rsvd0[8];
	__be32 err_vec;
	__u8 rsvd1[4];
};

struct cpl_rx_iscsi_cmp {
	RSS_HDR
	union opcode_tid ot;
	__be16 pdu_len_ddp;
	__be16 len;
	__be32 seq;
	__be16 urg;
	__u8 rsvd;
	__u8 status;
	__be32 ulp_crc;
	__be32 ddpvld;
};

struct cpl_rx_fcoe_dif {
	RSS_HDR
	union opcode_tid ot;
	__be16 ddp_len;
	__be16 msg_len;
	__be32 seq;
	__be32 ddp_report;
	__be32 err_vec;
	__be32 ddpvld;
};

/* cpl_rx_{data,iscsi,fcoe}_{ddp,dif}.ddpvld fields */
#define S_DDP_VALID    15
#define M_DDP_VALID    0x1FFFF
#define V_DDP_VALID(x) ((x) << S_DDP_VALID)
#define G_DDP_VALID(x) (((x) >> S_DDP_VALID) & M_DDP_VALID)

#define S_DDP_PPOD_MISMATCH    15
#define V_DDP_PPOD_MISMATCH(x) ((x) << S_DDP_PPOD_MISMATCH)
#define F_DDP_PPOD_MISMATCH    V_DDP_PPOD_MISMATCH(1U)

#define S_DDP_PDU    16
#define V_DDP_PDU(x) ((x) << S_DDP_PDU)
#define F_DDP_PDU    V_DDP_PDU(1U)

#define S_DDP_LLIMIT_ERR    17
#define V_DDP_LLIMIT_ERR(x) ((x) << S_DDP_LLIMIT_ERR)
#define F_DDP_LLIMIT_ERR    V_DDP_LLIMIT_ERR(1U)

#define S_DDP_PPOD_PARITY_ERR    18
#define V_DDP_PPOD_PARITY_ERR(x) ((x) << S_DDP_PPOD_PARITY_ERR)
#define F_DDP_PPOD_PARITY_ERR    V_DDP_PPOD_PARITY_ERR(1U)

#define S_DDP_PADDING_ERR    19
#define V_DDP_PADDING_ERR(x) ((x) << S_DDP_PADDING_ERR)
#define F_DDP_PADDING_ERR    V_DDP_PADDING_ERR(1U)

#define S_DDP_HDRCRC_ERR    20
#define V_DDP_HDRCRC_ERR(x) ((x) << S_DDP_HDRCRC_ERR)
#define F_DDP_HDRCRC_ERR    V_DDP_HDRCRC_ERR(1U)

#define S_DDP_DATACRC_ERR    21
#define V_DDP_DATACRC_ERR(x) ((x) << S_DDP_DATACRC_ERR)
#define F_DDP_DATACRC_ERR    V_DDP_DATACRC_ERR(1U)

#define S_DDP_INVALID_TAG    22
#define V_DDP_INVALID_TAG(x) ((x) << S_DDP_INVALID_TAG)
#define F_DDP_INVALID_TAG    V_DDP_INVALID_TAG(1U)

#define S_DDP_ULIMIT_ERR    23
#define V_DDP_ULIMIT_ERR(x) ((x) << S_DDP_ULIMIT_ERR)
#define F_DDP_ULIMIT_ERR    V_DDP_ULIMIT_ERR(1U)

#define S_DDP_OFFSET_ERR    24
#define V_DDP_OFFSET_ERR(x) ((x) << S_DDP_OFFSET_ERR)
#define F_DDP_OFFSET_ERR    V_DDP_OFFSET_ERR(1U)

#define S_DDP_COLOR_ERR    25
#define V_DDP_COLOR_ERR(x) ((x) << S_DDP_COLOR_ERR)
#define F_DDP_COLOR_ERR    V_DDP_COLOR_ERR(1U)

#define S_DDP_TID_MISMATCH    26
#define V_DDP_TID_MISMATCH(x) ((x) << S_DDP_TID_MISMATCH)
#define F_DDP_TID_MISMATCH    V_DDP_TID_MISMATCH(1U)

#define S_DDP_INVALID_PPOD    27
#define V_DDP_INVALID_PPOD(x) ((x) << S_DDP_INVALID_PPOD)
#define F_DDP_INVALID_PPOD    V_DDP_INVALID_PPOD(1U)

#define S_DDP_ULP_MODE    28
#define M_DDP_ULP_MODE    0xF
#define V_DDP_ULP_MODE(x) ((x) << S_DDP_ULP_MODE)
#define G_DDP_ULP_MODE(x) (((x) >> S_DDP_ULP_MODE) & M_DDP_ULP_MODE)

/* cpl_rx_{data,iscsi,fcoe}_{ddp,dif}.ddp_report fields */
#define S_DDP_OFFSET    0
#define M_DDP_OFFSET    0xFFFFFF
#define V_DDP_OFFSET(x) ((x) << S_DDP_OFFSET)
#define G_DDP_OFFSET(x) (((x) >> S_DDP_OFFSET) & M_DDP_OFFSET)

#define S_DDP_DACK_MODE    24
#define M_DDP_DACK_MODE    0x3
#define V_DDP_DACK_MODE(x) ((x) << S_DDP_DACK_MODE)
#define G_DDP_DACK_MODE(x) (((x) >> S_DDP_DACK_MODE) & M_DDP_DACK_MODE)

#define S_DDP_BUF_IDX    26
#define V_DDP_BUF_IDX(x) ((x) << S_DDP_BUF_IDX)
#define F_DDP_BUF_IDX    V_DDP_BUF_IDX(1U)

#define S_DDP_URG    27
#define V_DDP_URG(x) ((x) << S_DDP_URG)
#define F_DDP_URG    V_DDP_URG(1U)

#define S_DDP_PSH    28
#define V_DDP_PSH(x) ((x) << S_DDP_PSH)
#define F_DDP_PSH    V_DDP_PSH(1U)

#define S_DDP_BUF_COMPLETE    29
#define V_DDP_BUF_COMPLETE(x) ((x) << S_DDP_BUF_COMPLETE)
#define F_DDP_BUF_COMPLETE    V_DDP_BUF_COMPLETE(1U)

#define S_DDP_BUF_TIMED_OUT    30
#define V_DDP_BUF_TIMED_OUT(x) ((x) << S_DDP_BUF_TIMED_OUT)
#define F_DDP_BUF_TIMED_OUT    V_DDP_BUF_TIMED_OUT(1U)

#define S_DDP_INV    31
#define V_DDP_INV(x) ((x) << S_DDP_INV)
#define F_DDP_INV    V_DDP_INV(1U)

struct cpl_rx_pkt {
	RSS_HDR
	__u8 opcode;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 iff:4;
	__u8 csum_calc:1;
	__u8 ipmi_pkt:1;
	__u8 vlan_ex:1;
	__u8 ip_frag:1;
#else
	__u8 ip_frag:1;
	__u8 vlan_ex:1;
	__u8 ipmi_pkt:1;
	__u8 csum_calc:1;
	__u8 iff:4;
#endif
	__be16 csum;
	__be16 vlan;
	__be16 len;
	__be32 l2info;
	__be16 hdr_len;
	__be16 err_vec;
};

/* rx_pkt.l2info fields */
#define S_RX_ETHHDR_LEN    0
#define M_RX_ETHHDR_LEN    0x1F
#define V_RX_ETHHDR_LEN(x) ((x) << S_RX_ETHHDR_LEN)
#define G_RX_ETHHDR_LEN(x) (((x) >> S_RX_ETHHDR_LEN) & M_RX_ETHHDR_LEN)

#define S_RX_T5_ETHHDR_LEN    0
#define M_RX_T5_ETHHDR_LEN    0x3F
#define V_RX_T5_ETHHDR_LEN(x) ((x) << S_RX_T5_ETHHDR_LEN)
#define G_RX_T5_ETHHDR_LEN(x) (((x) >> S_RX_T5_ETHHDR_LEN) & M_RX_T5_ETHHDR_LEN)

#define M_RX_T6_ETHHDR_LEN    0xFF
#define G_RX_T6_ETHHDR_LEN(x) (((x) >> S_RX_ETHHDR_LEN) & M_RX_T6_ETHHDR_LEN)

#define S_RX_PKTYPE    5
#define M_RX_PKTYPE    0x7
#define V_RX_PKTYPE(x) ((x) << S_RX_PKTYPE)
#define G_RX_PKTYPE(x) (((x) >> S_RX_PKTYPE) & M_RX_PKTYPE)

#define S_RX_T5_DATYPE    6
#define M_RX_T5_DATYPE    0x3
#define V_RX_T5_DATYPE(x) ((x) << S_RX_T5_DATYPE)
#define G_RX_T5_DATYPE(x) (((x) >> S_RX_T5_DATYPE) & M_RX_T5_DATYPE)

#define S_RX_MACIDX    8
#define M_RX_MACIDX    0x1FF
#define V_RX_MACIDX(x) ((x) << S_RX_MACIDX)
#define G_RX_MACIDX(x) (((x) >> S_RX_MACIDX) & M_RX_MACIDX)

#define S_RX_T5_PKTYPE    17
#define M_RX_T5_PKTYPE    0x7
#define V_RX_T5_PKTYPE(x) ((x) << S_RX_T5_PKTYPE)
#define G_RX_T5_PKTYPE(x) (((x) >> S_RX_T5_PKTYPE) & M_RX_T5_PKTYPE)

#define S_RX_DATYPE    18
#define M_RX_DATYPE    0x3
#define V_RX_DATYPE(x) ((x) << S_RX_DATYPE)
#define G_RX_DATYPE(x) (((x) >> S_RX_DATYPE) & M_RX_DATYPE)

#define S_RXF_PSH    20
#define V_RXF_PSH(x) ((x) << S_RXF_PSH)
#define F_RXF_PSH    V_RXF_PSH(1U)

#define S_RXF_SYN    21
#define V_RXF_SYN(x) ((x) << S_RXF_SYN)
#define F_RXF_SYN    V_RXF_SYN(1U)

#define S_RXF_UDP    22
#define V_RXF_UDP(x) ((x) << S_RXF_UDP)
#define F_RXF_UDP    V_RXF_UDP(1U)

#define S_RXF_TCP    23
#define V_RXF_TCP(x) ((x) << S_RXF_TCP)
#define F_RXF_TCP    V_RXF_TCP(1U)

#define S_RXF_IP    24
#define V_RXF_IP(x) ((x) << S_RXF_IP)
#define F_RXF_IP    V_RXF_IP(1U)

#define S_RXF_IP6    25
#define V_RXF_IP6(x) ((x) << S_RXF_IP6)
#define F_RXF_IP6    V_RXF_IP6(1U)

#define S_RXF_SYN_COOKIE    26
#define V_RXF_SYN_COOKIE(x) ((x) << S_RXF_SYN_COOKIE)
#define F_RXF_SYN_COOKIE    V_RXF_SYN_COOKIE(1U)

#define S_RXF_FCOE    26
#define V_RXF_FCOE(x) ((x) << S_RXF_FCOE)
#define F_RXF_FCOE    V_RXF_FCOE(1U)

#define S_RXF_LRO    27
#define V_RXF_LRO(x) ((x) << S_RXF_LRO)
#define F_RXF_LRO    V_RXF_LRO(1U)

#define S_RX_CHAN    28
#define M_RX_CHAN    0xF
#define V_RX_CHAN(x) ((x) << S_RX_CHAN)
#define G_RX_CHAN(x) (((x) >> S_RX_CHAN) & M_RX_CHAN)

/* rx_pkt.hdr_len fields */
#define S_RX_TCPHDR_LEN    0
#define M_RX_TCPHDR_LEN    0x3F
#define V_RX_TCPHDR_LEN(x) ((x) << S_RX_TCPHDR_LEN)
#define G_RX_TCPHDR_LEN(x) (((x) >> S_RX_TCPHDR_LEN) & M_RX_TCPHDR_LEN)

#define S_RX_IPHDR_LEN    6
#define M_RX_IPHDR_LEN    0x3FF
#define V_RX_IPHDR_LEN(x) ((x) << S_RX_IPHDR_LEN)
#define G_RX_IPHDR_LEN(x) (((x) >> S_RX_IPHDR_LEN) & M_RX_IPHDR_LEN)

/* rx_pkt.err_vec fields */
#define S_RXERR_OR    0
#define V_RXERR_OR(x) ((x) << S_RXERR_OR)
#define F_RXERR_OR    V_RXERR_OR(1U)

#define S_RXERR_MAC    1
#define V_RXERR_MAC(x) ((x) << S_RXERR_MAC)
#define F_RXERR_MAC    V_RXERR_MAC(1U)

#define S_RXERR_IPVERS    2
#define V_RXERR_IPVERS(x) ((x) << S_RXERR_IPVERS)
#define F_RXERR_IPVERS    V_RXERR_IPVERS(1U)

#define S_RXERR_FRAG    3
#define V_RXERR_FRAG(x) ((x) << S_RXERR_FRAG)
#define F_RXERR_FRAG    V_RXERR_FRAG(1U)

#define S_RXERR_ATTACK    4
#define V_RXERR_ATTACK(x) ((x) << S_RXERR_ATTACK)
#define F_RXERR_ATTACK    V_RXERR_ATTACK(1U)

#define S_RXERR_ETHHDR_LEN    5
#define V_RXERR_ETHHDR_LEN(x) ((x) << S_RXERR_ETHHDR_LEN)
#define F_RXERR_ETHHDR_LEN    V_RXERR_ETHHDR_LEN(1U)

#define S_RXERR_IPHDR_LEN    6
#define V_RXERR_IPHDR_LEN(x) ((x) << S_RXERR_IPHDR_LEN)
#define F_RXERR_IPHDR_LEN    V_RXERR_IPHDR_LEN(1U)

#define S_RXERR_TCPHDR_LEN    7
#define V_RXERR_TCPHDR_LEN(x) ((x) << S_RXERR_TCPHDR_LEN)
#define F_RXERR_TCPHDR_LEN    V_RXERR_TCPHDR_LEN(1U)

#define S_RXERR_PKT_LEN    8
#define V_RXERR_PKT_LEN(x) ((x) << S_RXERR_PKT_LEN)
#define F_RXERR_PKT_LEN    V_RXERR_PKT_LEN(1U)

#define S_RXERR_TCP_OPT    9
#define V_RXERR_TCP_OPT(x) ((x) << S_RXERR_TCP_OPT)
#define F_RXERR_TCP_OPT    V_RXERR_TCP_OPT(1U)

#define S_RXERR_IPCSUM    12
#define V_RXERR_IPCSUM(x) ((x) << S_RXERR_IPCSUM)
#define F_RXERR_IPCSUM    V_RXERR_IPCSUM(1U)

#define S_RXERR_CSUM    13
#define V_RXERR_CSUM(x) ((x) << S_RXERR_CSUM)
#define F_RXERR_CSUM    V_RXERR_CSUM(1U)

#define S_RXERR_PING    14
#define V_RXERR_PING(x) ((x) << S_RXERR_PING)
#define F_RXERR_PING    V_RXERR_PING(1U)

/* In T6, rx_pkt.err_vec indicates
 * RxError Error vector (16b) or
 * Encapsulating header length (8b),
 * Outer encapsulation type (2b) and
 * compressed error vector (6b) if CRxPktEnc is
 * enabled in TP_OUT_CONFIG
 */

#define S_T6_COMPR_RXERR_VEC    0
#define M_T6_COMPR_RXERR_VEC    0x3F
#define V_T6_COMPR_RXERR_VEC(x) ((x) << S_T6_COMPR_RXERR_VEC)
#define G_T6_COMPR_RXERR_VEC(x) \
		(((x) >> S_T6_COMPR_RXERR_VEC) & M_T6_COMPR_RXERR_VEC)

#define S_T6_COMPR_RXERR_MAC    0
#define V_T6_COMPR_RXERR_MAC(x) ((x) << S_T6_COMPR_RXERR_MAC)
#define F_T6_COMPR_RXERR_MAC    V_T6_COMPR_RXERR_MAC(1U)

/* Logical OR of RX_ERROR_PKT_LEN, RX_ERROR_TCP_HDR_LEN
 * RX_ERROR_IP_HDR_LEN, RX_ERROR_ETH_HDR_LEN
 */
#define S_T6_COMPR_RXERR_LEN    1
#define V_T6_COMPR_RXERR_LEN(x) ((x) << S_T6_COMPR_RXERR_LEN)
#define F_T6_COMPR_RXERR_LEN    V_COMPR_T6_RXERR_LEN(1U)

#define S_T6_COMPR_RXERR_TCP_OPT    2
#define V_T6_COMPR_RXERR_TCP_OPT(x) ((x) << S_T6_COMPR_RXERR_TCP_OPT)
#define F_T6_COMPR_RXERR_TCP_OPT    V_T6_COMPR_RXERR_TCP_OPT(1U)

#define S_T6_COMPR_RXERR_IPV6_EXT    3
#define V_T6_COMPR_RXERR_IPV6_EXT(x) ((x) << S_T6_COMPR_RXERR_IPV6_EXT)
#define F_T6_COMPR_RXERR_IPV6_EXT    V_T6_COMPR_RXERR_IPV6_EXT(1U)

/* Logical OR of RX_ERROR_CSUM, RX_ERROR_CSIP */
#define S_T6_COMPR_RXERR_SUM   4
#define V_T6_COMPR_RXERR_SUM(x) ((x) << S_T6_COMPR_RXERR_SUM)
#define F_T6_COMPR_RXERR_SUM    V_T6_COMPR_RXERR_SUM(1U)

/* Logical OR of RX_ERROR_FPMA, RX_ERROR_PING_DROP,
 * RX_ERROR_ATTACK, RX_ERROR_FRAG,RX_ERROR_IPVERSION
 */
#define S_T6_COMPR_RXERR_MISC   5
#define V_T6_COMPR_RXERR_MISC(x) ((x) << S_T6_COMPR_RXERR_MISC)
#define F_T6_COMPR_RXERR_MISC    V_T6_COMPR_RXERR_MISC(1U)

#define S_T6_RX_TNL_TYPE    6
#define M_T6_RX_TNL_TYPE    0x3
#define V_T6_RX_TNL_TYPE(x) ((x) << S_T6_RX_TNL_TYPE)
#define G_T6_RX_TNL_TYPE(x) (((x) >> S_T6_RX_TNL_TYPE) & M_T6_RX_TNL_TYPE)

#define RX_PKT_TNL_TYPE_NVGRE	1
#define RX_PKT_TNL_TYPE_VXLAN	2
#define RX_PKT_TNL_TYPE_GENEVE	3

#define S_T6_RX_TNLHDR_LEN    8
#define M_T6_RX_TNLHDR_LEN    0xFF
#define V_T6_RX_TNLHDR_LEN(x) ((x) << S_T6_RX_TNLHDR_LEN)
#define G_T6_RX_TNLHDR_LEN(x) (((x) >> S_T6_RX_TNLHDR_LEN) & M_T6_RX_TNLHDR_LEN)

struct cpl_trace_pkt {
	RSS_HDR
	__u8 opcode;
	__u8 intf;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 runt:4;
	__u8 filter_hit:4;
	__u8 :6;
	__u8 err:1;
	__u8 trunc:1;
#else
	__u8 filter_hit:4;
	__u8 runt:4;
	__u8 trunc:1;
	__u8 err:1;
	__u8 :6;
#endif
	__be16 rsvd;
	__be16 len;
	__be64 tstamp;
};

struct cpl_t5_trace_pkt {
	RSS_HDR
	__u8 opcode;
	__u8 intf;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 runt:4;
	__u8 filter_hit:4;
	__u8 :6;
	__u8 err:1;
	__u8 trunc:1;
#else
	__u8 filter_hit:4;
	__u8 runt:4;
	__u8 trunc:1;
	__u8 err:1;
	__u8 :6;
#endif
	__be16 rsvd;
	__be16 len;
	__be64 tstamp;
	__be64 rsvd1;
};

struct cpl_rte_delete_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
};

/* {cpl_rte_delete_req, cpl_rte_read_req}.params fields */
#define S_RTE_REQ_LUT_IX    8
#define M_RTE_REQ_LUT_IX    0x7FF
#define V_RTE_REQ_LUT_IX(x) ((x) << S_RTE_REQ_LUT_IX)
#define G_RTE_REQ_LUT_IX(x) (((x) >> S_RTE_REQ_LUT_IX) & M_RTE_REQ_LUT_IX)

#define S_RTE_REQ_LUT_BASE    19
#define M_RTE_REQ_LUT_BASE    0x7FF
#define V_RTE_REQ_LUT_BASE(x) ((x) << S_RTE_REQ_LUT_BASE)
#define G_RTE_REQ_LUT_BASE(x) (((x) >> S_RTE_REQ_LUT_BASE) & M_RTE_REQ_LUT_BASE)

#define S_RTE_READ_REQ_SELECT    31
#define V_RTE_READ_REQ_SELECT(x) ((x) << S_RTE_READ_REQ_SELECT)
#define F_RTE_READ_REQ_SELECT    V_RTE_READ_REQ_SELECT(1U)

struct cpl_rte_delete_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[3];
};

struct cpl_rte_write_req {
	WR_HDR;
	union opcode_tid ot;
	__u32 write_sel;
	__be32 lut_params;
	__be32 l2t_idx;
	__be32 netmask;
	__be32 faddr;
};

/* cpl_rte_write_req.write_sel fields */
#define S_RTE_WR_L2TIDX    31
#define V_RTE_WR_L2TIDX(x) ((x) << S_RTE_WR_L2TIDX)
#define F_RTE_WR_L2TIDX    V_RTE_WR_L2TIDX(1U)

#define S_RTE_WR_FADDR    30
#define V_RTE_WR_FADDR(x) ((x) << S_RTE_WR_FADDR)
#define F_RTE_WR_FADDR    V_RTE_WR_FADDR(1U)

/* cpl_rte_write_req.lut_params fields */
#define S_RTE_WR_LUT_IX    10
#define M_RTE_WR_LUT_IX    0x7FF
#define V_RTE_WR_LUT_IX(x) ((x) << S_RTE_WR_LUT_IX)
#define G_RTE_WR_LUT_IX(x) (((x) >> S_RTE_WR_LUT_IX) & M_RTE_WR_LUT_IX)

#define S_RTE_WR_LUT_BASE    21
#define M_RTE_WR_LUT_BASE    0x7FF
#define V_RTE_WR_LUT_BASE(x) ((x) << S_RTE_WR_LUT_BASE)
#define G_RTE_WR_LUT_BASE(x) (((x) >> S_RTE_WR_LUT_BASE) & M_RTE_WR_LUT_BASE)

struct cpl_rte_write_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[3];
};

struct cpl_rte_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
};

struct cpl_rte_read_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd;
	__be16 l2t_idx;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u32 :30;
	__u32 select:1;
#else
	__u32 select:1;
	__u32 :30;
#endif
	__be32 addr;
};

struct cpl_l2t_write_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 params;
	__be16 l2t_idx;
	__be16 vlan;
	__u8   dst_mac[6];
};

/* cpl_l2t_write_req.params fields */
#define S_L2T_W_INFO    2
#define M_L2T_W_INFO    0x3F
#define V_L2T_W_INFO(x) ((x) << S_L2T_W_INFO)
#define G_L2T_W_INFO(x) (((x) >> S_L2T_W_INFO) & M_L2T_W_INFO)

#define S_L2T_W_PORT    8
#define M_L2T_W_PORT    0x3
#define V_L2T_W_PORT(x) ((x) << S_L2T_W_PORT)
#define G_L2T_W_PORT(x) (((x) >> S_L2T_W_PORT) & M_L2T_W_PORT)

#define S_L2T_W_LPBK    10
#define V_L2T_W_LPBK(x) ((x) << S_L2T_W_LPBK)
#define F_L2T_W_PKBK    V_L2T_W_LPBK(1U)

#define S_L2T_W_ARPMISS         11
#define V_L2T_W_ARPMISS(x)      ((x) << S_L2T_W_ARPMISS)
#define F_L2T_W_ARPMISS         V_L2T_W_ARPMISS(1U)

#define S_L2T_W_NOREPLY    15
#define V_L2T_W_NOREPLY(x) ((x) << S_L2T_W_NOREPLY)
#define F_L2T_W_NOREPLY    V_L2T_W_NOREPLY(1U)


/* cpl_l2t_write_req.vlan fields */
#define S_L2T_VLANTAG    0
#define M_L2T_VLANTAG    0xFFF
#define V_L2T_VLANTAG(x) ((x) << S_L2T_VLANTAG)
#define G_L2T_VLANTAG(x) (((x) >> S_L2T_VLANTAG) & M_L2T_VLANTAG)

#define S_L2T_VLANPRIO    13
#define M_L2T_VLANPRIO    0x7
#define V_L2T_VLANPRIO(x) ((x) << S_L2T_VLANPRIO)
#define G_L2T_VLANPRIO(x) (((x) >> S_L2T_VLANPRIO) & M_L2T_VLANPRIO)

#define CPL_L2T_VLAN_NONE 0xfff

struct cpl_l2t_write_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[3];
};

struct cpl_l2t_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 l2t_idx;
};

struct cpl_l2t_read_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 :4;
	__u8 iff:4;
#else
	__u8 iff:4;
	__u8 :4;
#endif
	__be16 vlan;
	__be16 info;
	__u8 dst_mac[6];
};

struct cpl_srq_table_req {
	WR_HDR;
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[2];
	__u8 idx;
	__be64 rsvd_pdid;
	__be32 qlen_qbase;
	__be16 cur_msn;
	__be16 max_msn;
};

struct cpl_srq_table_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[2];
	__u8 idx;
	__be64 rsvd_pdid;
	__be32 qlen_qbase;
	__be16 cur_msn;
	__be16 max_msn;
};

/* cpl_srq_table_{req,rpl}.params fields */
#define S_SRQT_QLEN   28
#define M_SRQT_QLEN   0xF
#define V_SRQT_QLEN(x) ((x) << S_SRQT_QLEN)
#define G_SRQT_QLEN(x) (((x) >> S_SRQT_QLEN) & M_SRQT_QLEN)

#define S_SRQT_QBASE    0
#define M_SRQT_QBASE   0x3FFFFFF
#define V_SRQT_QBASE(x) ((x) << S_SRQT_QBASE)
#define G_SRQT_QBASE(x) (((x) >> S_SRQT_QBASE) & M_SRQT_QBASE)

#define S_SRQT_PDID    0
#define M_SRQT_PDID   0xFF
#define V_SRQT_PDID(x) ((x) << S_SRQT_PDID)
#define G_SRQT_PDID(x) (((x) >> S_SRQT_PDID) & M_SRQT_PDID)

#define S_SRQT_IDX    0
#define M_SRQT_IDX    0xF
#define V_SRQT_IDX(x) ((x) << S_SRQT_IDX)
#define G_SRQT_IDX(x) (((x) >> S_SRQT_IDX) & M_SRQT_IDX)

struct cpl_t7_srq_table_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 noreply_to_index;
	__be16 srqlimit_pkd;
	__be16 cqid;
	__be16 xdid;
	__be16 pdid;
	__be32 quelen_quebase;
	__be32 curmsn_maxmsn;
};

#define S_CPL_T7_SRQ_TABLE_REQ_NOREPLY		31
#define M_CPL_T7_SRQ_TABLE_REQ_NOREPLY		0x1
#define V_CPL_T7_SRQ_TABLE_REQ_NOREPLY(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_NOREPLY)
#define G_CPL_T7_SRQ_TABLE_REQ_NOREPLY(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_NOREPLY) & M_CPL_T7_SRQ_TABLE_REQ_NOREPLY)
#define F_CPL_T7_SRQ_TABLE_REQ_NOREPLY		\
    V_CPL_T7_SRQ_TABLE_REQ_NOREPLY(1U)

#define S_CPL_T7_SRQ_TABLE_REQ_WRITE	30
#define M_CPL_T7_SRQ_TABLE_REQ_WRITE	0x1
#define V_CPL_T7_SRQ_TABLE_REQ_WRITE(x)	((x) << S_CPL_T7_SRQ_TABLE_REQ_WRITE)
#define G_CPL_T7_SRQ_TABLE_REQ_WRITE(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_WRITE) & M_CPL_T7_SRQ_TABLE_REQ_WRITE)
#define F_CPL_T7_SRQ_TABLE_REQ_WRITE	V_CPL_T7_SRQ_TABLE_REQ_WRITE(1U)

#define S_CPL_T7_SRQ_TABLE_REQ_INCR	28
#define M_CPL_T7_SRQ_TABLE_REQ_INCR	0x3
#define V_CPL_T7_SRQ_TABLE_REQ_INCR(x)	((x) << S_CPL_T7_SRQ_TABLE_REQ_INCR)
#define G_CPL_T7_SRQ_TABLE_REQ_INCR(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_INCR) & M_CPL_T7_SRQ_TABLE_REQ_INCR)

#define S_CPL_T7_SRQ_TABLE_REQ_OVER	24
#define M_CPL_T7_SRQ_TABLE_REQ_OVER	0xf
#define V_CPL_T7_SRQ_TABLE_REQ_OVER(x)	((x) << S_CPL_T7_SRQ_TABLE_REQ_OVER)
#define G_CPL_T7_SRQ_TABLE_REQ_OVER(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_OVER) & M_CPL_T7_SRQ_TABLE_REQ_OVER)

#define S_CPL_T7_SRQ_TABLE_REQ_LIMITUPD		23
#define M_CPL_T7_SRQ_TABLE_REQ_LIMITUPD		0x1
#define V_CPL_T7_SRQ_TABLE_REQ_LIMITUPD(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_LIMITUPD)
#define G_CPL_T7_SRQ_TABLE_REQ_LIMITUPD(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_LIMITUPD) & M_CPL_T7_SRQ_TABLE_REQ_LIMITUPD)
#define F_CPL_T7_SRQ_TABLE_REQ_LIMITUPD	V_CPL_T7_SRQ_TABLE_REQ_LIMITUPD(1U)

#define S_CPL_T7_SRQ_TABLE_REQ_INDEX	0
#define M_CPL_T7_SRQ_TABLE_REQ_INDEX	0x3ff
#define V_CPL_T7_SRQ_TABLE_REQ_INDEX(x)	((x) << S_CPL_T7_SRQ_TABLE_REQ_INDEX)
#define G_CPL_T7_SRQ_TABLE_REQ_INDEX(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_INDEX) & M_CPL_T7_SRQ_TABLE_REQ_INDEX)

#define S_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT		0
#define M_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT		0x3f
#define V_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT)
#define G_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT) & M_CPL_T7_SRQ_TABLE_REQ_SRQLIMIT)

#define S_CPL_T7_SRQ_TABLE_REQ_QUELEN		28
#define M_CPL_T7_SRQ_TABLE_REQ_QUELEN		0xf
#define V_CPL_T7_SRQ_TABLE_REQ_QUELEN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_QUELEN)
#define G_CPL_T7_SRQ_TABLE_REQ_QUELEN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_QUELEN) & M_CPL_T7_SRQ_TABLE_REQ_QUELEN)

#define S_CPL_T7_SRQ_TABLE_REQ_QUEBASE		0
#define M_CPL_T7_SRQ_TABLE_REQ_QUEBASE		0x3ffffff
#define V_CPL_T7_SRQ_TABLE_REQ_QUEBASE(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_QUEBASE)
#define G_CPL_T7_SRQ_TABLE_REQ_QUEBASE(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_QUEBASE) & M_CPL_T7_SRQ_TABLE_REQ_QUEBASE)

#define S_CPL_T7_SRQ_TABLE_REQ_CURMSN		16
#define M_CPL_T7_SRQ_TABLE_REQ_CURMSN		0xffff
#define V_CPL_T7_SRQ_TABLE_REQ_CURMSN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_CURMSN)
#define G_CPL_T7_SRQ_TABLE_REQ_CURMSN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_CURMSN) & M_CPL_T7_SRQ_TABLE_REQ_CURMSN)

#define S_CPL_T7_SRQ_TABLE_REQ_MAXMSN		0
#define M_CPL_T7_SRQ_TABLE_REQ_MAXMSN		0xffff
#define V_CPL_T7_SRQ_TABLE_REQ_MAXMSN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_REQ_MAXMSN)
#define G_CPL_T7_SRQ_TABLE_REQ_MAXMSN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_REQ_MAXMSN) & M_CPL_T7_SRQ_TABLE_REQ_MAXMSN)

struct cpl_t7_srq_table_rpl {
	RSS_HDR
	union opcode_tid ot;
	__be32 status_index;
	__be16 srqlimit_pkd;
	__be16 cqid;
	__be16 xdid;
	__be16 pdid;
	__be32 quelen_quebase;
	__be32 curmsn_maxmsn;
};

#define S_CPL_T7_SRQ_TABLE_RPL_STATUS		24
#define M_CPL_T7_SRQ_TABLE_RPL_STATUS		0xff
#define V_CPL_T7_SRQ_TABLE_RPL_STATUS(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_STATUS)
#define G_CPL_T7_SRQ_TABLE_RPL_STATUS(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_STATUS) & M_CPL_T7_SRQ_TABLE_RPL_STATUS)

#define S_CPL_T7_SRQ_TABLE_RPL_INDEX	0
#define M_CPL_T7_SRQ_TABLE_RPL_INDEX	0x3ff
#define V_CPL_T7_SRQ_TABLE_RPL_INDEX(x)	((x) << S_CPL_T7_SRQ_TABLE_RPL_INDEX)
#define G_CPL_T7_SRQ_TABLE_RPL_INDEX(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_INDEX) & M_CPL_T7_SRQ_TABLE_RPL_INDEX)

#define S_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT		0
#define M_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT		0x3f
#define V_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT)
#define G_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT) & M_CPL_T7_SRQ_TABLE_RPL_SRQLIMIT)

#define S_CPL_T7_SRQ_TABLE_RPL_QUELEN		28
#define M_CPL_T7_SRQ_TABLE_RPL_QUELEN		0xf
#define V_CPL_T7_SRQ_TABLE_RPL_QUELEN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_QUELEN)
#define G_CPL_T7_SRQ_TABLE_RPL_QUELEN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_QUELEN) & M_CPL_T7_SRQ_TABLE_RPL_QUELEN)

#define S_CPL_T7_SRQ_TABLE_RPL_QUEBASE		0
#define M_CPL_T7_SRQ_TABLE_RPL_QUEBASE		0x3ffffff
#define V_CPL_T7_SRQ_TABLE_RPL_QUEBASE(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_QUEBASE)
#define G_CPL_T7_SRQ_TABLE_RPL_QUEBASE(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_QUEBASE) & M_CPL_T7_SRQ_TABLE_RPL_QUEBASE)

#define S_CPL_T7_SRQ_TABLE_RPL_CURMSN		16
#define M_CPL_T7_SRQ_TABLE_RPL_CURMSN		0xffff
#define V_CPL_T7_SRQ_TABLE_RPL_CURMSN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_CURMSN)
#define G_CPL_T7_SRQ_TABLE_RPL_CURMSN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_CURMSN) & M_CPL_T7_SRQ_TABLE_RPL_CURMSN)

#define S_CPL_T7_SRQ_TABLE_RPL_MAXMSN		0
#define M_CPL_T7_SRQ_TABLE_RPL_MAXMSN		0xffff
#define V_CPL_T7_SRQ_TABLE_RPL_MAXMSN(x)	\
    ((x) << S_CPL_T7_SRQ_TABLE_RPL_MAXMSN)
#define G_CPL_T7_SRQ_TABLE_RPL_MAXMSN(x)	\
    (((x) >> S_CPL_T7_SRQ_TABLE_RPL_MAXMSN) & M_CPL_T7_SRQ_TABLE_RPL_MAXMSN)

struct cpl_rdma_async_event {
	RSS_HDR
	union opcode_tid ot;
	__be32 EventInfo;
};

#define S_CPL_RDMA_ASYNC_EVENT_EVENTTYPE 16
#define M_CPL_RDMA_ASYNC_EVENT_EVENTTYPE 0xf
#define V_CPL_RDMA_ASYNC_EVENT_EVENTTYPE(x) \
    ((x) << S_CPL_RDMA_ASYNC_EVENT_EVENTTYPE)
#define G_CPL_RDMA_ASYNC_EVENT_EVENTTYPE(x) \
    (((x) >> S_CPL_RDMA_ASYNC_EVENT_EVENTTYPE) & \
     M_CPL_RDMA_ASYNC_EVENT_EVENTTYPE)

#define S_CPL_RDMA_ASYNC_EVENT_INDEX	0
#define M_CPL_RDMA_ASYNC_EVENT_INDEX	0xffff
#define V_CPL_RDMA_ASYNC_EVENT_INDEX(x)	((x) << S_CPL_RDMA_ASYNC_EVENT_INDEX)
#define G_CPL_RDMA_ASYNC_EVENT_INDEX(x)	\
    (((x) >> S_CPL_RDMA_ASYNC_EVENT_INDEX) & M_CPL_RDMA_ASYNC_EVENT_INDEX)

struct cpl_smt_write_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
	__be16 pfvf1;
	__u8   src_mac1[6];
	__be16 pfvf0;
	__u8   src_mac0[6];
};

struct cpl_t6_smt_write_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
	__be64 tag;
	__be16 pfvf0;
	__u8   src_mac0[6];
	__be32 local_ip;
	__be32 rsvd;
};

struct cpl_smt_write_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[3];
};

struct cpl_smt_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
};

struct cpl_smt_read_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8   status;
	__u8   ovlan_idx;
	__be16 rsvd;
	__be16 pfvf1;
	__u8   src_mac1[6];
	__be16 pfvf0;
	__u8   src_mac0[6];
};

/* cpl_smt_{read,write}_req.params fields */
#define S_SMTW_OVLAN_IDX    16
#define M_SMTW_OVLAN_IDX    0xF
#define V_SMTW_OVLAN_IDX(x) ((x) << S_SMTW_OVLAN_IDX)
#define G_SMTW_OVLAN_IDX(x) (((x) >> S_SMTW_OVLAN_IDX) & M_SMTW_OVLAN_IDX)

#define S_SMTW_IDX    20
#define M_SMTW_IDX    0x7F
#define V_SMTW_IDX(x) ((x) << S_SMTW_IDX)
#define G_SMTW_IDX(x) (((x) >> S_SMTW_IDX) & M_SMTW_IDX)

#define M_T6_SMTW_IDX    0xFF
#define G_T6_SMTW_IDX(x) (((x) >> S_SMTW_IDX) & M_T6_SMTW_IDX)

#define S_SMTW_NORPL    31
#define V_SMTW_NORPL(x) ((x) << S_SMTW_NORPL)
#define F_SMTW_NORPL    V_SMTW_NORPL(1U)

/* cpl_smt_{read,write}_req.pfvf? fields */
#define S_SMTW_VF    0
#define M_SMTW_VF    0xFF
#define V_SMTW_VF(x) ((x) << S_SMTW_VF)
#define G_SMTW_VF(x) (((x) >> S_SMTW_VF) & M_SMTW_VF)

#define S_SMTW_PF    8
#define M_SMTW_PF    0x7
#define V_SMTW_PF(x) ((x) << S_SMTW_PF)
#define G_SMTW_PF(x) (((x) >> S_SMTW_PF) & M_SMTW_PF)

#define S_SMTW_VF_VLD    11
#define V_SMTW_VF_VLD(x) ((x) << S_SMTW_VF_VLD)
#define F_SMTW_VF_VLD    V_SMTW_VF_VLD(1U)

struct cpl_t7_smt_write_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 noreply_to_mtu;
	union smt_write_req {
		struct smt_write_req_pfvf {
			__be64 tagvalue;
			__be32 pfvf_smac_hi;
			__be32 smac_lo;
			__be64 tagext;
		} pfvf;
		struct smt_write_req_ipv4 {
			__be32 srcipv4;
			__be32 destipv4;
		} ipv4;
		struct smt_write_req_ipv6 {
			__be64 ipv6ms;
			__be64 ipv6ls;
		} ipv6;
	} u;
};

#define S_CPL_T7_SMT_WRITE_REQ_NOREPLY		31
#define M_CPL_T7_SMT_WRITE_REQ_NOREPLY		0x1
#define V_CPL_T7_SMT_WRITE_REQ_NOREPLY(x)	\
    ((x) << S_CPL_T7_SMT_WRITE_REQ_NOREPLY)
#define G_CPL_T7_SMT_WRITE_REQ_NOREPLY(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_NOREPLY) & M_CPL_T7_SMT_WRITE_REQ_NOREPLY)
#define F_CPL_T7_SMT_WRITE_REQ_NOREPLY		\
    V_CPL_T7_SMT_WRITE_REQ_NOREPLY(1U)

#define S_CPL_T7_SMT_WRITE_REQ_TAGINSERT	30
#define M_CPL_T7_SMT_WRITE_REQ_TAGINSERT	0x1
#define V_CPL_T7_SMT_WRITE_REQ_TAGINSERT(x)	\
    ((x) << S_CPL_T7_SMT_WRITE_REQ_TAGINSERT)
#define G_CPL_T7_SMT_WRITE_REQ_TAGINSERT(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_TAGINSERT) & \
     M_CPL_T7_SMT_WRITE_REQ_TAGINSERT)
#define F_CPL_T7_SMT_WRITE_REQ_TAGINSERT	\
    V_CPL_T7_SMT_WRITE_REQ_TAGINSERT(1U)

#define S_CPL_T7_SMT_WRITE_REQ_TAGTYPE		28
#define M_CPL_T7_SMT_WRITE_REQ_TAGTYPE		0x3
#define V_CPL_T7_SMT_WRITE_REQ_TAGTYPE(x)	\
    ((x) << S_CPL_T7_SMT_WRITE_REQ_TAGTYPE)
#define G_CPL_T7_SMT_WRITE_REQ_TAGTYPE(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_TAGTYPE) & M_CPL_T7_SMT_WRITE_REQ_TAGTYPE)

#define S_CPL_T7_SMT_WRITE_REQ_INDEX	20
#define M_CPL_T7_SMT_WRITE_REQ_INDEX	0xff
#define V_CPL_T7_SMT_WRITE_REQ_INDEX(x)	((x) << S_CPL_T7_SMT_WRITE_REQ_INDEX)
#define G_CPL_T7_SMT_WRITE_REQ_INDEX(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_INDEX) & M_CPL_T7_SMT_WRITE_REQ_INDEX)

#define S_CPL_T7_SMT_WRITE_REQ_OVLAN	16
#define M_CPL_T7_SMT_WRITE_REQ_OVLAN	0xf
#define V_CPL_T7_SMT_WRITE_REQ_OVLAN(x)	((x) << S_CPL_T7_SMT_WRITE_REQ_OVLAN)
#define G_CPL_T7_SMT_WRITE_REQ_OVLAN(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_OVLAN) & M_CPL_T7_SMT_WRITE_REQ_OVLAN)

#define S_CPL_T7_SMT_WRITE_REQ_IPSEC	14
#define M_CPL_T7_SMT_WRITE_REQ_IPSEC	0x1
#define V_CPL_T7_SMT_WRITE_REQ_IPSEC(x)	((x) << S_CPL_T7_SMT_WRITE_REQ_IPSEC)
#define G_CPL_T7_SMT_WRITE_REQ_IPSEC(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_IPSEC) & M_CPL_T7_SMT_WRITE_REQ_IPSEC)
#define F_CPL_T7_SMT_WRITE_REQ_IPSEC	V_CPL_T7_SMT_WRITE_REQ_IPSEC(1U)

#define S_CPL_T7_SMT_WRITE_REQ_MTU	0
#define M_CPL_T7_SMT_WRITE_REQ_MTU	0x3fff
#define V_CPL_T7_SMT_WRITE_REQ_MTU(x)	((x) << S_CPL_T7_SMT_WRITE_REQ_MTU)
#define G_CPL_T7_SMT_WRITE_REQ_MTU(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_MTU) & M_CPL_T7_SMT_WRITE_REQ_MTU)

#define S_CPL_T7_SMT_WRITE_REQ_PFVF	16
#define M_CPL_T7_SMT_WRITE_REQ_PFVF	0xfff
#define V_CPL_T7_SMT_WRITE_REQ_PFVF(x)	((x) << S_CPL_T7_SMT_WRITE_REQ_PFVF)
#define G_CPL_T7_SMT_WRITE_REQ_PFVF(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_PFVF) & M_CPL_T7_SMT_WRITE_REQ_PFVF)

#define S_CPL_T7_SMT_WRITE_REQ_SMAC_HI		0
#define M_CPL_T7_SMT_WRITE_REQ_SMAC_HI		0xffff
#define V_CPL_T7_SMT_WRITE_REQ_SMAC_HI(x)	\
    ((x) << S_CPL_T7_SMT_WRITE_REQ_SMAC_HI)
#define G_CPL_T7_SMT_WRITE_REQ_SMAC_HI(x)	\
    (((x) >> S_CPL_T7_SMT_WRITE_REQ_SMAC_HI) & M_CPL_T7_SMT_WRITE_REQ_SMAC_HI)

struct cpl_t7_smt_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 index_to_ipsecidx;
};

#define S_CPL_T7_SMT_READ_REQ_INDEX	20
#define M_CPL_T7_SMT_READ_REQ_INDEX	0xff
#define V_CPL_T7_SMT_READ_REQ_INDEX(x)	((x) << S_CPL_T7_SMT_READ_REQ_INDEX)
#define G_CPL_T7_SMT_READ_REQ_INDEX(x)	\
    (((x) >> S_CPL_SMT_READ_REQ_INDEX) & M_CPL_T7_SMT_READ_REQ_INDEX)

#define S_CPL_T7_SMT_READ_REQ_IPSEC	14
#define M_CPL_T7_SMT_READ_REQ_IPSEC	0x1
#define V_CPL_T7_SMT_READ_REQ_IPSEC(x)	((x) << S_CPL_T7_SMT_READ_REQ_IPSEC)
#define G_CPL_T7_SMT_READ_REQ_IPSEC(x)	\
    (((x) >> S_CPL_T7_SMT_READ_REQ_IPSEC) & M_CPL_T7_SMT_READ_REQ_IPSEC)
#define F_CPL_T7_SMT_READ_REQ_IPSEC	V_CPL_T7_SMT_READ_REQ_IPSEC(1U)

#define S_CPL_T7_SMT_READ_REQ_IPSECIDX		0
#define M_CPL_T7_SMT_READ_REQ_IPSECIDX		0x1fff
#define V_CPL_T7_SMT_READ_REQ_IPSECIDX(x)	\
    ((x) << S_CPL_T7_SMT_READ_REQ_IPSECIDX)
#define G_CPL_T7_SMT_READ_REQ_IPSECIDX(x)	\
    (((x) >> S_CPL_T7_SMT_READ_REQ_IPSECIDX) & M_CPL_T7_SMT_READ_REQ_IPSECIDX)

struct cpl_tag_write_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
	__be64 tag_val;
};

struct cpl_tag_write_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 status;
	__u8 rsvd[2];
	__u8 idx;
};

struct cpl_tag_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 params;
};

struct cpl_tag_read_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8   status;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 :4;
	__u8 tag_len:1;
	__u8 :2;
	__u8 ins_enable:1;
#else
	__u8 ins_enable:1;
	__u8 :2;
	__u8 tag_len:1;
	__u8 :4;
#endif
	__u8   rsvd;
	__u8   tag_idx;
	__be64 tag_val;
};

/* cpl_tag{read,write}_req.params fields */
#define S_TAGW_IDX    0
#define M_TAGW_IDX    0x7F
#define V_TAGW_IDX(x) ((x) << S_TAGW_IDX)
#define G_TAGW_IDX(x) (((x) >> S_TAGW_IDX) & M_TAGW_IDX)

#define S_TAGW_LEN    20
#define V_TAGW_LEN(x) ((x) << S_TAGW_LEN)
#define F_TAGW_LEN    V_TAGW_LEN(1U)

#define S_TAGW_INS_ENABLE    23
#define V_TAGW_INS_ENABLE(x) ((x) << S_TAGW_INS_ENABLE)
#define F_TAGW_INS_ENABLE    V_TAGW_INS_ENABLE(1U)

#define S_TAGW_NORPL    31
#define V_TAGW_NORPL(x) ((x) << S_TAGW_NORPL)
#define F_TAGW_NORPL    V_TAGW_NORPL(1U)

struct cpl_barrier {
	WR_HDR;
	__u8 opcode;
	__u8 chan_map;
	__be16 rsvd0;
	__be32 rsvd1;
};

/* cpl_barrier.chan_map fields */
#define S_CHAN_MAP    4
#define M_CHAN_MAP    0xF
#define V_CHAN_MAP(x) ((x) << S_CHAN_MAP)
#define G_CHAN_MAP(x) (((x) >> S_CHAN_MAP) & M_CHAN_MAP)

struct cpl_error {
	RSS_HDR
	union opcode_tid ot;
	__be32 error;
};

struct cpl_hit_notify {
	RSS_HDR
	union opcode_tid ot;
	__be32 rsvd;
	__be32 info;
	__be32 reason;
};

struct cpl_pkt_notify {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__be16 len;
	__be32 info;
	__be32 reason;
};

/* cpl_{hit,pkt}_notify.info fields */
#define S_NTFY_MAC_IDX    0
#define M_NTFY_MAC_IDX    0x1FF
#define V_NTFY_MAC_IDX(x) ((x) << S_NTFY_MAC_IDX)
#define G_NTFY_MAC_IDX(x) (((x) >> S_NTFY_MAC_IDX) & M_NTFY_MAC_IDX)

#define S_NTFY_INTF    10
#define M_NTFY_INTF    0xF
#define V_NTFY_INTF(x) ((x) << S_NTFY_INTF)
#define G_NTFY_INTF(x) (((x) >> S_NTFY_INTF) & M_NTFY_INTF)

#define S_NTFY_TCPHDR_LEN    14
#define M_NTFY_TCPHDR_LEN    0xF
#define V_NTFY_TCPHDR_LEN(x) ((x) << S_NTFY_TCPHDR_LEN)
#define G_NTFY_TCPHDR_LEN(x) (((x) >> S_NTFY_TCPHDR_LEN) & M_NTFY_TCPHDR_LEN)

#define S_NTFY_IPHDR_LEN    18
#define M_NTFY_IPHDR_LEN    0x1FF
#define V_NTFY_IPHDR_LEN(x) ((x) << S_NTFY_IPHDR_LEN)
#define G_NTFY_IPHDR_LEN(x) (((x) >> S_NTFY_IPHDR_LEN) & M_NTFY_IPHDR_LEN)

#define S_NTFY_ETHHDR_LEN    27
#define M_NTFY_ETHHDR_LEN    0x1F
#define V_NTFY_ETHHDR_LEN(x) ((x) << S_NTFY_ETHHDR_LEN)
#define G_NTFY_ETHHDR_LEN(x) (((x) >> S_NTFY_ETHHDR_LEN) & M_NTFY_ETHHDR_LEN)

#define S_NTFY_T5_IPHDR_LEN    18
#define M_NTFY_T5_IPHDR_LEN    0xFF
#define V_NTFY_T5_IPHDR_LEN(x) ((x) << S_NTFY_T5_IPHDR_LEN)
#define G_NTFY_T5_IPHDR_LEN(x) (((x) >> S_NTFY_T5_IPHDR_LEN) & M_NTFY_T5_IPHDR_LEN)

#define S_NTFY_T5_ETHHDR_LEN    26
#define M_NTFY_T5_ETHHDR_LEN    0x3F
#define V_NTFY_T5_ETHHDR_LEN(x) ((x) << S_NTFY_T5_ETHHDR_LEN)
#define G_NTFY_T5_ETHHDR_LEN(x) (((x) >> S_NTFY_T5_ETHHDR_LEN) & M_NTFY_T5_ETHHDR_LEN)

struct cpl_t7_pkt_notify {
	RSS_HDR
	union opcode_tid ot;
	__be16 r1;
	__be16 length;
	__be32 ethhdrlen_to_macindex;
	__be32 lineinfo;
};

#define S_CPL_T7_PKT_NOTIFY_ETHHDRLEN		24
#define M_CPL_T7_PKT_NOTIFY_ETHHDRLEN		0xff
#define V_CPL_T7_PKT_NOTIFY_ETHHDRLEN(x)	\
    ((x) << S_CPL_T7_PKT_NOTIFY_ETHHDRLEN)
#define G_CPL_T7_PKT_NOTIFY_ETHHDRLEN(x)	\
    (((x) >> S_CPL_T7_PKT_NOTIFY_ETHHDRLEN) & M_CPL_T7_PKT_NOTIFY_ETHHDRLEN)

#define S_CPL_T7_PKT_NOTIFY_IPHDRLEN	18
#define M_CPL_T7_PKT_NOTIFY_IPHDRLEN	0x3f
#define V_CPL_T7_PKT_NOTIFY_IPHDRLEN(x)	((x) << S_CPL_T7_PKT_NOTIFY_IPHDRLEN)
#define G_CPL_T7_PKT_NOTIFY_IPHDRLEN(x)	\
    (((x) >> S_CPL_T7_PKT_NOTIFY_IPHDRLEN) & M_CPL_T7_PKT_NOTIFY_IPHDRLEN)

#define S_CPL_T7_PKT_NOTIFY_TCPHDRLEN		14
#define M_CPL_T7_PKT_NOTIFY_TCPHDRLEN		0xf
#define V_CPL_T7_PKT_NOTIFY_TCPHDRLEN(x)	\
    ((x) << S_CPL_T7_PKT_NOTIFY_TCPHDRLEN)
#define G_CPL_T7_PKT_NOTIFY_TCPHDRLEN(x)	\
    (((x) >> S_CPL_T7_PKT_NOTIFY_TCPHDRLEN) & M_CPL_T7_PKT_NOTIFY_TCPHDRLEN)

#define S_CPL_T7_PKT_NOTIFY_INTERFACE		10
#define M_CPL_T7_PKT_NOTIFY_INTERFACE		0xf
#define V_CPL_T7_PKT_NOTIFY_INTERFACE(x)	\
    ((x) << S_CPL_T7_PKT_NOTIFY_INTERFACE)
#define G_CPL_T7_PKT_NOTIFY_INTERFACE(x)	\
    (((x) >> S_CPL_T7_PKT_NOTIFY_INTERFACE) & M_CPL_T7_PKT_NOTIFY_INTERFACE)

#define S_CPL_T7_PKT_NOTIFY_MACINDEX	0
#define M_CPL_T7_PKT_NOTIFY_MACINDEX	0x1ff
#define V_CPL_T7_PKT_NOTIFY_MACINDEX(x)	((x) << S_CPL_T7_PKT_NOTIFY_MACINDEX)
#define G_CPL_T7_PKT_NOTIFY_MACINDEX(x)	\
    (((x) >> S_CPL_T7_PKT_NOTIFY_MACINDEX) & M_CPL_T7_PKT_NOTIFY_MACINDEX)

struct cpl_rdma_cqe {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
};

#define S_CPL_RDMA_CQE_RSSCTRL		16
#define M_CPL_RDMA_CQE_RSSCTRL		0xff
#define V_CPL_RDMA_CQE_RSSCTRL(x)	((x) << S_CPL_RDMA_CQE_RSSCTRL)
#define G_CPL_RDMA_CQE_RSSCTRL(x)	\
    (((x) >> S_CPL_RDMA_CQE_RSSCTRL) & M_CPL_RDMA_CQE_RSSCTRL)

#define S_CPL_RDMA_CQE_CQID	0
#define M_CPL_RDMA_CQE_CQID	0xffff
#define V_CPL_RDMA_CQE_CQID(x)	((x) << S_CPL_RDMA_CQE_CQID)
#define G_CPL_RDMA_CQE_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_CQID) & M_CPL_RDMA_CQE_CQID)

#define S_CPL_RDMA_CQE_TID	8
#define M_CPL_RDMA_CQE_TID	0xfffff
#define V_CPL_RDMA_CQE_TID(x)	((x) << S_CPL_RDMA_CQE_TID)
#define G_CPL_RDMA_CQE_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_TID) & M_CPL_RDMA_CQE_TID)

#define S_CPL_RDMA_CQE_FLITCNT		0
#define M_CPL_RDMA_CQE_FLITCNT		0xff
#define V_CPL_RDMA_CQE_FLITCNT(x)	((x) << S_CPL_RDMA_CQE_FLITCNT)
#define G_CPL_RDMA_CQE_FLITCNT(x)	\
    (((x) >> S_CPL_RDMA_CQE_FLITCNT) & M_CPL_RDMA_CQE_FLITCNT)

#define S_CPL_RDMA_CQE_QPID		12
#define M_CPL_RDMA_CQE_QPID		0xfffff
#define V_CPL_RDMA_CQE_QPID(x)		((x) << S_CPL_RDMA_CQE_QPID)
#define G_CPL_RDMA_CQE_QPID(x)		\
    (((x) >> S_CPL_RDMA_CQE_QPID) & M_CPL_RDMA_CQE_QPID)

#define S_CPL_RDMA_CQE_GENERATION_BIT	10
#define M_CPL_RDMA_CQE_GENERATION_BIT	0x1
#define V_CPL_RDMA_CQE_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_GENERATION_BIT)
#define G_CPL_RDMA_CQE_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_GENERATION_BIT) & M_CPL_RDMA_CQE_GENERATION_BIT)
#define F_CPL_RDMA_CQE_GENERATION_BIT	V_CPL_RDMA_CQE_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_STATUS		5
#define M_CPL_RDMA_CQE_STATUS		0x1f
#define V_CPL_RDMA_CQE_STATUS(x)	((x) << S_CPL_RDMA_CQE_STATUS)
#define G_CPL_RDMA_CQE_STATUS(x)	\
    (((x) >> S_CPL_RDMA_CQE_STATUS) & M_CPL_RDMA_CQE_STATUS)

#define S_CPL_RDMA_CQE_CQE_TYPE		4
#define M_CPL_RDMA_CQE_CQE_TYPE		0x1
#define V_CPL_RDMA_CQE_CQE_TYPE(x)	((x) << S_CPL_RDMA_CQE_CQE_TYPE)
#define G_CPL_RDMA_CQE_CQE_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_CQE_TYPE) & M_CPL_RDMA_CQE_CQE_TYPE)
#define F_CPL_RDMA_CQE_CQE_TYPE		V_CPL_RDMA_CQE_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_WR_TYPE		0
#define M_CPL_RDMA_CQE_WR_TYPE		0xf
#define V_CPL_RDMA_CQE_WR_TYPE(x)	((x) << S_CPL_RDMA_CQE_WR_TYPE)
#define G_CPL_RDMA_CQE_WR_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_WR_TYPE) & M_CPL_RDMA_CQE_WR_TYPE)

struct cpl_rdma_cqe_srq {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 r3;
	__be32 rqe;
};

#define S_CPL_RDMA_CQE_SRQ_OPCODE	24
#define M_CPL_RDMA_CQE_SRQ_OPCODE	0xff
#define V_CPL_RDMA_CQE_SRQ_OPCODE(x)	((x) << S_CPL_RDMA_CQE_SRQ_OPCODE)
#define G_CPL_RDMA_CQE_SRQ_OPCODE(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_OPCODE) & M_CPL_RDMA_CQE_SRQ_OPCODE)

#define S_CPL_RDMA_CQE_SRQ_RSSCTRL	16
#define M_CPL_RDMA_CQE_SRQ_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_SRQ_RSSCTRL(x)	((x) << S_CPL_RDMA_CQE_SRQ_RSSCTRL)
#define G_CPL_RDMA_CQE_SRQ_RSSCTRL(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_RSSCTRL) & M_CPL_RDMA_CQE_SRQ_RSSCTRL)

#define S_CPL_RDMA_CQE_SRQ_CQID		0
#define M_CPL_RDMA_CQE_SRQ_CQID		0xffff
#define V_CPL_RDMA_CQE_SRQ_CQID(x)	((x) << S_CPL_RDMA_CQE_SRQ_CQID)
#define G_CPL_RDMA_CQE_SRQ_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_CQID) & M_CPL_RDMA_CQE_SRQ_CQID)

#define S_CPL_RDMA_CQE_SRQ_TID		8
#define M_CPL_RDMA_CQE_SRQ_TID		0xfffff
#define V_CPL_RDMA_CQE_SRQ_TID(x)	((x) << S_CPL_RDMA_CQE_SRQ_TID)
#define G_CPL_RDMA_CQE_SRQ_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_TID) & M_CPL_RDMA_CQE_SRQ_TID)

#define S_CPL_RDMA_CQE_SRQ_FLITCNT	0
#define M_CPL_RDMA_CQE_SRQ_FLITCNT	0xff
#define V_CPL_RDMA_CQE_SRQ_FLITCNT(x)	((x) << S_CPL_RDMA_CQE_SRQ_FLITCNT)
#define G_CPL_RDMA_CQE_SRQ_FLITCNT(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_FLITCNT) & M_CPL_RDMA_CQE_SRQ_FLITCNT)

#define S_CPL_RDMA_CQE_SRQ_QPID		12
#define M_CPL_RDMA_CQE_SRQ_QPID		0xfffff
#define V_CPL_RDMA_CQE_SRQ_QPID(x)	((x) << S_CPL_RDMA_CQE_SRQ_QPID)
#define G_CPL_RDMA_CQE_SRQ_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_QPID) & M_CPL_RDMA_CQE_SRQ_QPID)

#define S_CPL_RDMA_CQE_SRQ_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_SRQ_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_SRQ_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_SRQ_GENERATION_BIT)
#define G_CPL_RDMA_CQE_SRQ_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_SRQ_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_SRQ_GENERATION_BIT)
#define F_CPL_RDMA_CQE_SRQ_GENERATION_BIT \
    V_CPL_RDMA_CQE_SRQ_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_SRQ_STATUS	5
#define M_CPL_RDMA_CQE_SRQ_STATUS	0x1f
#define V_CPL_RDMA_CQE_SRQ_STATUS(x)	((x) << S_CPL_RDMA_CQE_SRQ_STATUS)
#define G_CPL_RDMA_CQE_SRQ_STATUS(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_STATUS) & M_CPL_RDMA_CQE_SRQ_STATUS)

#define S_CPL_RDMA_CQE_SRQ_CQE_TYPE	4
#define M_CPL_RDMA_CQE_SRQ_CQE_TYPE	0x1
#define V_CPL_RDMA_CQE_SRQ_CQE_TYPE(x)	((x) << S_CPL_RDMA_CQE_SRQ_CQE_TYPE)
#define G_CPL_RDMA_CQE_SRQ_CQE_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_CQE_TYPE) & M_CPL_RDMA_CQE_SRQ_CQE_TYPE)
#define F_CPL_RDMA_CQE_SRQ_CQE_TYPE	V_CPL_RDMA_CQE_SRQ_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_SRQ_WR_TYPE	0
#define M_CPL_RDMA_CQE_SRQ_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_SRQ_WR_TYPE(x)	((x) << S_CPL_RDMA_CQE_SRQ_WR_TYPE)
#define G_CPL_RDMA_CQE_SRQ_WR_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_SRQ_WR_TYPE) & M_CPL_RDMA_CQE_SRQ_WR_TYPE)

struct cpl_rdma_cqe_read_rsp {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
};

#define S_CPL_RDMA_CQE_READ_RSP_RSSCTRL	16
#define M_CPL_RDMA_CQE_READ_RSP_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_READ_RSP_RSSCTRL(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_RSSCTRL)
#define G_CPL_RDMA_CQE_READ_RSP_RSSCTRL(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_RSSCTRL) & \
     M_CPL_RDMA_CQE_READ_RSP_RSSCTRL)

#define S_CPL_RDMA_CQE_READ_RSP_CQID	0
#define M_CPL_RDMA_CQE_READ_RSP_CQID	0xffff
#define V_CPL_RDMA_CQE_READ_RSP_CQID(x)	((x) << S_CPL_RDMA_CQE_READ_RSP_CQID)
#define G_CPL_RDMA_CQE_READ_RSP_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_CQID) & M_CPL_RDMA_CQE_READ_RSP_CQID)

#define S_CPL_RDMA_CQE_READ_RSP_TID	8
#define M_CPL_RDMA_CQE_READ_RSP_TID	0xfffff
#define V_CPL_RDMA_CQE_READ_RSP_TID(x)	((x) << S_CPL_RDMA_CQE_READ_RSP_TID)
#define G_CPL_RDMA_CQE_READ_RSP_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_TID) & M_CPL_RDMA_CQE_READ_RSP_TID)

#define S_CPL_RDMA_CQE_READ_RSP_FLITCNT	0
#define M_CPL_RDMA_CQE_READ_RSP_FLITCNT	0xff
#define V_CPL_RDMA_CQE_READ_RSP_FLITCNT(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_FLITCNT)
#define G_CPL_RDMA_CQE_READ_RSP_FLITCNT(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_FLITCNT) & \
     M_CPL_RDMA_CQE_READ_RSP_FLITCNT)

#define S_CPL_RDMA_CQE_READ_RSP_QPID	12
#define M_CPL_RDMA_CQE_READ_RSP_QPID	0xfffff
#define V_CPL_RDMA_CQE_READ_RSP_QPID(x)	((x) << S_CPL_RDMA_CQE_READ_RSP_QPID)
#define G_CPL_RDMA_CQE_READ_RSP_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_QPID) & M_CPL_RDMA_CQE_READ_RSP_QPID)

#define S_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT)
#define G_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT)
#define F_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT \
    V_CPL_RDMA_CQE_READ_RSP_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_READ_RSP_STATUS	5
#define M_CPL_RDMA_CQE_READ_RSP_STATUS	0x1f
#define V_CPL_RDMA_CQE_READ_RSP_STATUS(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_STATUS)
#define G_CPL_RDMA_CQE_READ_RSP_STATUS(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_STATUS) & M_CPL_RDMA_CQE_READ_RSP_STATUS)

#define S_CPL_RDMA_CQE_READ_RSP_CQE_TYPE 4
#define M_CPL_RDMA_CQE_READ_RSP_CQE_TYPE 0x1
#define V_CPL_RDMA_CQE_READ_RSP_CQE_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_CQE_TYPE)
#define G_CPL_RDMA_CQE_READ_RSP_CQE_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_CQE_TYPE) & \
     M_CPL_RDMA_CQE_READ_RSP_CQE_TYPE)
#define F_CPL_RDMA_CQE_READ_RSP_CQE_TYPE V_CPL_RDMA_CQE_READ_RSP_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_READ_RSP_WR_TYPE	0
#define M_CPL_RDMA_CQE_READ_RSP_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_READ_RSP_WR_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_READ_RSP_WR_TYPE)
#define G_CPL_RDMA_CQE_READ_RSP_WR_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_READ_RSP_WR_TYPE) & \
     M_CPL_RDMA_CQE_READ_RSP_WR_TYPE)

struct cpl_rdma_cqe_err {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
};

#define S_CPL_RDMA_CQE_ERR_RSSCTRL	16
#define M_CPL_RDMA_CQE_ERR_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_ERR_RSSCTRL(x)	((x) << S_CPL_RDMA_CQE_ERR_RSSCTRL)
#define G_CPL_RDMA_CQE_ERR_RSSCTRL(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_RSSCTRL) & M_CPL_RDMA_CQE_ERR_RSSCTRL)

#define S_CPL_RDMA_CQE_ERR_CQID		0
#define M_CPL_RDMA_CQE_ERR_CQID		0xffff
#define V_CPL_RDMA_CQE_ERR_CQID(x)	((x) << S_CPL_RDMA_CQE_ERR_CQID)
#define G_CPL_RDMA_CQE_ERR_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_CQID) & M_CPL_RDMA_CQE_ERR_CQID)

#define S_CPL_RDMA_CQE_ERR_TID		8
#define M_CPL_RDMA_CQE_ERR_TID		0xfffff
#define V_CPL_RDMA_CQE_ERR_TID(x)	((x) << S_CPL_RDMA_CQE_ERR_TID)
#define G_CPL_RDMA_CQE_ERR_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_TID) & M_CPL_RDMA_CQE_ERR_TID)

#define S_CPL_RDMA_CQE_ERR_FLITCNT	0
#define M_CPL_RDMA_CQE_ERR_FLITCNT	0xff
#define V_CPL_RDMA_CQE_ERR_FLITCNT(x)	((x) << S_CPL_RDMA_CQE_ERR_FLITCNT)
#define G_CPL_RDMA_CQE_ERR_FLITCNT(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_FLITCNT) & M_CPL_RDMA_CQE_ERR_FLITCNT)

#define S_CPL_RDMA_CQE_ERR_QPID		12
#define M_CPL_RDMA_CQE_ERR_QPID		0xfffff
#define V_CPL_RDMA_CQE_ERR_QPID(x)	((x) << S_CPL_RDMA_CQE_ERR_QPID)
#define G_CPL_RDMA_CQE_ERR_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_QPID) & M_CPL_RDMA_CQE_ERR_QPID)

#define S_CPL_RDMA_CQE_ERR_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_ERR_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_ERR_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_GENERATION_BIT)
#define G_CPL_RDMA_CQE_ERR_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_ERR_GENERATION_BIT)
#define F_CPL_RDMA_CQE_ERR_GENERATION_BIT \
    V_CPL_RDMA_CQE_ERR_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_ERR_STATUS	5
#define M_CPL_RDMA_CQE_ERR_STATUS	0x1f
#define V_CPL_RDMA_CQE_ERR_STATUS(x)	((x) << S_CPL_RDMA_CQE_ERR_STATUS)
#define G_CPL_RDMA_CQE_ERR_STATUS(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_STATUS) & M_CPL_RDMA_CQE_ERR_STATUS)

#define S_CPL_RDMA_CQE_ERR_CQE_TYPE	4
#define M_CPL_RDMA_CQE_ERR_CQE_TYPE	0x1
#define V_CPL_RDMA_CQE_ERR_CQE_TYPE(x)	((x) << S_CPL_RDMA_CQE_ERR_CQE_TYPE)
#define G_CPL_RDMA_CQE_ERR_CQE_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_CQE_TYPE) & M_CPL_RDMA_CQE_ERR_CQE_TYPE)
#define F_CPL_RDMA_CQE_ERR_CQE_TYPE	V_CPL_RDMA_CQE_ERR_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_ERR_WR_TYPE	0
#define M_CPL_RDMA_CQE_ERR_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_ERR_WR_TYPE(x)	((x) << S_CPL_RDMA_CQE_ERR_WR_TYPE)
#define G_CPL_RDMA_CQE_ERR_WR_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_WR_TYPE) & M_CPL_RDMA_CQE_ERR_WR_TYPE)

struct cpl_rdma_read_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 srq_pkd;
	__be16 length;
};

#define S_CPL_RDMA_READ_REQ_SRQ		0
#define M_CPL_RDMA_READ_REQ_SRQ		0xfff
#define V_CPL_RDMA_READ_REQ_SRQ(x)	((x) << S_CPL_RDMA_READ_REQ_SRQ)
#define G_CPL_RDMA_READ_REQ_SRQ(x)	\
    (((x) >> S_CPL_RDMA_READ_REQ_SRQ) & M_CPL_RDMA_READ_REQ_SRQ)

struct cpl_rdma_terminate {
	RSS_HDR
	union opcode_tid ot;
	__be16 rsvd;
	__be16 len;
};

struct cpl_rdma_atomic_req {
	RSS_HDR
	union opcode_tid ot;
	__be16 opcode_srq;
	__be16 length;
};

#define S_CPL_RDMA_ATOMIC_REQ_OPCODE	12
#define M_CPL_RDMA_ATOMIC_REQ_OPCODE	0xf
#define V_CPL_RDMA_ATOMIC_REQ_OPCODE(x)	((x) << S_CPL_RDMA_ATOMIC_REQ_OPCODE)
#define G_CPL_RDMA_ATOMIC_REQ_OPCODE(x)	\
    (((x) >> S_CPL_RDMA_ATOMIC_REQ_OPCODE) & M_CPL_RDMA_ATOMIC_REQ_OPCODE)

#define S_CPL_RDMA_ATOMIC_REQ_SRQ	0
#define M_CPL_RDMA_ATOMIC_REQ_SRQ	0xfff
#define V_CPL_RDMA_ATOMIC_REQ_SRQ(x)	((x) << S_CPL_RDMA_ATOMIC_REQ_SRQ)
#define G_CPL_RDMA_ATOMIC_REQ_SRQ(x)	\
    (((x) >> S_CPL_RDMA_ATOMIC_REQ_SRQ) & M_CPL_RDMA_ATOMIC_REQ_SRQ)

struct cpl_rdma_atomic_rpl {
	RSS_HDR
	union opcode_tid ot;
	__be16 opcode_srq;
	__be16 length;
};

#define S_CPL_RDMA_ATOMIC_RPL_OPCODE	12
#define M_CPL_RDMA_ATOMIC_RPL_OPCODE	0xf
#define V_CPL_RDMA_ATOMIC_RPL_OPCODE(x)	((x) << S_CPL_RDMA_ATOMIC_RPL_OPCODE)
#define G_CPL_RDMA_ATOMIC_RPL_OPCODE(x)	\
    (((x) >> S_CPL_RDMA_ATOMIC_RPL_OPCODE) & M_CPL_RDMA_ATOMIC_RPL_OPCODE)

#define S_CPL_RDMA_ATOMIC_RPL_SRQ	0
#define M_CPL_RDMA_ATOMIC_RPL_SRQ	0xfff
#define V_CPL_RDMA_ATOMIC_RPL_SRQ(x)	((x) << S_CPL_RDMA_ATOMIC_RPL_SRQ)
#define G_CPL_RDMA_ATOMIC_RPL_SRQ(x)	\
    (((x) >> S_CPL_RDMA_ATOMIC_RPL_SRQ) & M_CPL_RDMA_ATOMIC_RPL_SRQ)

struct cpl_rdma_imm_data {
	RSS_HDR
	union opcode_tid ot;
	__be16 r;
	__be16 Length;
};

struct cpl_rdma_imm_data_se {
	RSS_HDR
	union opcode_tid ot;
	__be16 r;
	__be16 Length;
};

struct cpl_rdma_inv_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 stag;
	__be32 cqid_pdid_hi;
	__be32 pdid_lo_qpid;
};

#define S_CPL_RDMA_INV_REQ_CQID		8
#define M_CPL_RDMA_INV_REQ_CQID		0xfffff
#define V_CPL_RDMA_INV_REQ_CQID(x)	((x) << S_CPL_RDMA_INV_REQ_CQID)
#define G_CPL_RDMA_INV_REQ_CQID(x)	\
    (((x) >> S_CPL_RDMA_INV_REQ_CQID) & M_CPL_RDMA_INV_REQ_CQID)

#define S_CPL_RDMA_INV_REQ_PDID_HI	0
#define M_CPL_RDMA_INV_REQ_PDID_HI	0xff
#define V_CPL_RDMA_INV_REQ_PDID_HI(x)	((x) << S_CPL_RDMA_INV_REQ_PDID_HI)
#define G_CPL_RDMA_INV_REQ_PDID_HI(x)	\
    (((x) >> S_CPL_RDMA_INV_REQ_PDID_HI) & M_CPL_RDMA_INV_REQ_PDID_HI)

#define S_CPL_RDMA_INV_REQ_PDID_LO	20
#define M_CPL_RDMA_INV_REQ_PDID_LO	0xfff
#define V_CPL_RDMA_INV_REQ_PDID_LO(x)	((x) << S_CPL_RDMA_INV_REQ_PDID_LO)
#define G_CPL_RDMA_INV_REQ_PDID_LO(x)	\
    (((x) >> S_CPL_RDMA_INV_REQ_PDID_LO) & M_CPL_RDMA_INV_REQ_PDID_LO)

#define S_CPL_RDMA_INV_REQ_QPID		0
#define M_CPL_RDMA_INV_REQ_QPID		0xfffff
#define V_CPL_RDMA_INV_REQ_QPID(x)	((x) << S_CPL_RDMA_INV_REQ_QPID)
#define G_CPL_RDMA_INV_REQ_QPID(x)	\
    (((x) >> S_CPL_RDMA_INV_REQ_QPID) & M_CPL_RDMA_INV_REQ_QPID)

struct cpl_rdma_cqe_ext {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_RDMA_CQE_EXT_RSSCTRL	16
#define M_CPL_RDMA_CQE_EXT_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_EXT_RSSCTRL(x)	((x) << S_CPL_RDMA_CQE_EXT_RSSCTRL)
#define G_CPL_RDMA_CQE_EXT_RSSCTRL(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_RSSCTRL) & M_CPL_RDMA_CQE_EXT_RSSCTRL)

#define S_CPL_RDMA_CQE_EXT_CQID		0
#define M_CPL_RDMA_CQE_EXT_CQID		0xffff
#define V_CPL_RDMA_CQE_EXT_CQID(x)	((x) << S_CPL_RDMA_CQE_EXT_CQID)
#define G_CPL_RDMA_CQE_EXT_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_CQID) & M_CPL_RDMA_CQE_EXT_CQID)

#define S_CPL_RDMA_CQE_EXT_TID		8
#define M_CPL_RDMA_CQE_EXT_TID		0xfffff
#define V_CPL_RDMA_CQE_EXT_TID(x)	((x) << S_CPL_RDMA_CQE_EXT_TID)
#define G_CPL_RDMA_CQE_EXT_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_TID) & M_CPL_RDMA_CQE_EXT_TID)

#define S_CPL_RDMA_CQE_EXT_FLITCNT	0
#define M_CPL_RDMA_CQE_EXT_FLITCNT	0xff
#define V_CPL_RDMA_CQE_EXT_FLITCNT(x)	((x) << S_CPL_RDMA_CQE_EXT_FLITCNT)
#define G_CPL_RDMA_CQE_EXT_FLITCNT(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_FLITCNT) & M_CPL_RDMA_CQE_EXT_FLITCNT)

#define S_CPL_RDMA_CQE_EXT_QPID		12
#define M_CPL_RDMA_CQE_EXT_QPID		0xfffff
#define V_CPL_RDMA_CQE_EXT_QPID(x)	((x) << S_CPL_RDMA_CQE_EXT_QPID)
#define G_CPL_RDMA_CQE_EXT_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_QPID) & M_CPL_RDMA_CQE_EXT_QPID)

#define S_CPL_RDMA_CQE_EXT_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_EXT_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_EXT_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_EXT_GENERATION_BIT)
#define G_CPL_RDMA_CQE_EXT_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_EXT_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_EXT_GENERATION_BIT)
#define F_CPL_RDMA_CQE_EXT_GENERATION_BIT \
    V_CPL_RDMA_CQE_EXT_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_EXT_STATUS	5
#define M_CPL_RDMA_CQE_EXT_STATUS	0x1f
#define V_CPL_RDMA_CQE_EXT_STATUS(x)	((x) << S_CPL_RDMA_CQE_EXT_STATUS)
#define G_CPL_RDMA_CQE_EXT_STATUS(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_STATUS) & M_CPL_RDMA_CQE_EXT_STATUS)

#define S_CPL_RDMA_CQE_EXT_CQE_TYPE	4
#define M_CPL_RDMA_CQE_EXT_CQE_TYPE	0x1
#define V_CPL_RDMA_CQE_EXT_CQE_TYPE(x)	((x) << S_CPL_RDMA_CQE_EXT_CQE_TYPE)
#define G_CPL_RDMA_CQE_EXT_CQE_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_CQE_TYPE) & M_CPL_RDMA_CQE_EXT_CQE_TYPE)
#define F_CPL_RDMA_CQE_EXT_CQE_TYPE	V_CPL_RDMA_CQE_EXT_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_EXT_WR_TYPE	0
#define M_CPL_RDMA_CQE_EXT_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_EXT_WR_TYPE(x)	((x) << S_CPL_RDMA_CQE_EXT_WR_TYPE)
#define G_CPL_RDMA_CQE_EXT_WR_TYPE(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_WR_TYPE) & M_CPL_RDMA_CQE_EXT_WR_TYPE)

#define S_CPL_RDMA_CQE_EXT_SE		31
#define M_CPL_RDMA_CQE_EXT_SE		0x1
#define V_CPL_RDMA_CQE_EXT_SE(x)	((x) << S_CPL_RDMA_CQE_EXT_SE)
#define G_CPL_RDMA_CQE_EXT_SE(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_SE) & M_CPL_RDMA_CQE_EXT_SE)
#define F_CPL_RDMA_CQE_EXT_SE		V_CPL_RDMA_CQE_EXT_SE(1U)

#define S_CPL_RDMA_CQE_EXT_WR_TYPE_EXT	24
#define M_CPL_RDMA_CQE_EXT_WR_TYPE_EXT	0x7f
#define V_CPL_RDMA_CQE_EXT_WR_TYPE_EXT(x) \
    ((x) << S_CPL_RDMA_CQE_EXT_WR_TYPE_EXT)
#define G_CPL_RDMA_CQE_EXT_WR_TYPE_EXT(x) \
    (((x) >> S_CPL_RDMA_CQE_EXT_WR_TYPE_EXT) & M_CPL_RDMA_CQE_EXT_WR_TYPE_EXT)

#define S_CPL_RDMA_CQE_EXT_EXTMODE	23
#define M_CPL_RDMA_CQE_EXT_EXTMODE	0x1
#define V_CPL_RDMA_CQE_EXT_EXTMODE(x)	((x) << S_CPL_RDMA_CQE_EXT_EXTMODE)
#define G_CPL_RDMA_CQE_EXT_EXTMODE(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_EXTMODE) & M_CPL_RDMA_CQE_EXT_EXTMODE)
#define F_CPL_RDMA_CQE_EXT_EXTMODE	V_CPL_RDMA_CQE_EXT_EXTMODE(1U)

#define S_CPL_RDMA_CQE_EXT_SRQ		0
#define M_CPL_RDMA_CQE_EXT_SRQ		0xfff
#define V_CPL_RDMA_CQE_EXT_SRQ(x)	((x) << S_CPL_RDMA_CQE_EXT_SRQ)
#define G_CPL_RDMA_CQE_EXT_SRQ(x)	\
    (((x) >> S_CPL_RDMA_CQE_EXT_SRQ) & M_CPL_RDMA_CQE_EXT_SRQ)

struct cpl_rdma_cqe_fw_ext {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_RDMA_CQE_FW_EXT_RSSCTRL	16
#define M_CPL_RDMA_CQE_FW_EXT_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_FW_EXT_RSSCTRL(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_RSSCTRL)
#define G_CPL_RDMA_CQE_FW_EXT_RSSCTRL(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_RSSCTRL) & M_CPL_RDMA_CQE_FW_EXT_RSSCTRL)

#define S_CPL_RDMA_CQE_FW_EXT_CQID	0
#define M_CPL_RDMA_CQE_FW_EXT_CQID	0xffff
#define V_CPL_RDMA_CQE_FW_EXT_CQID(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_CQID)
#define G_CPL_RDMA_CQE_FW_EXT_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_CQID) & M_CPL_RDMA_CQE_FW_EXT_CQID)

#define S_CPL_RDMA_CQE_FW_EXT_TID	8
#define M_CPL_RDMA_CQE_FW_EXT_TID	0xfffff
#define V_CPL_RDMA_CQE_FW_EXT_TID(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_TID)
#define G_CPL_RDMA_CQE_FW_EXT_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_TID) & M_CPL_RDMA_CQE_FW_EXT_TID)

#define S_CPL_RDMA_CQE_FW_EXT_FLITCNT	0
#define M_CPL_RDMA_CQE_FW_EXT_FLITCNT	0xff
#define V_CPL_RDMA_CQE_FW_EXT_FLITCNT(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_FLITCNT)
#define G_CPL_RDMA_CQE_FW_EXT_FLITCNT(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_FLITCNT) & M_CPL_RDMA_CQE_FW_EXT_FLITCNT)

#define S_CPL_RDMA_CQE_FW_EXT_QPID	12
#define M_CPL_RDMA_CQE_FW_EXT_QPID	0xfffff
#define V_CPL_RDMA_CQE_FW_EXT_QPID(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_QPID)
#define G_CPL_RDMA_CQE_FW_EXT_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_QPID) & M_CPL_RDMA_CQE_FW_EXT_QPID)

#define S_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT)
#define G_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT)
#define F_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT \
    V_CPL_RDMA_CQE_FW_EXT_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_FW_EXT_STATUS	5
#define M_CPL_RDMA_CQE_FW_EXT_STATUS	0x1f
#define V_CPL_RDMA_CQE_FW_EXT_STATUS(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_STATUS)
#define G_CPL_RDMA_CQE_FW_EXT_STATUS(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_STATUS) & M_CPL_RDMA_CQE_FW_EXT_STATUS)

#define S_CPL_RDMA_CQE_FW_EXT_CQE_TYPE	4
#define M_CPL_RDMA_CQE_FW_EXT_CQE_TYPE	0x1
#define V_CPL_RDMA_CQE_FW_EXT_CQE_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_CQE_TYPE)
#define G_CPL_RDMA_CQE_FW_EXT_CQE_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_CQE_TYPE) & M_CPL_RDMA_CQE_FW_EXT_CQE_TYPE)
#define F_CPL_RDMA_CQE_FW_EXT_CQE_TYPE	V_CPL_RDMA_CQE_FW_EXT_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_FW_EXT_WR_TYPE	0
#define M_CPL_RDMA_CQE_FW_EXT_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_FW_EXT_WR_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_WR_TYPE)
#define G_CPL_RDMA_CQE_FW_EXT_WR_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_WR_TYPE) & M_CPL_RDMA_CQE_FW_EXT_WR_TYPE)

#define S_CPL_RDMA_CQE_FW_EXT_SE	31
#define M_CPL_RDMA_CQE_FW_EXT_SE	0x1
#define V_CPL_RDMA_CQE_FW_EXT_SE(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_SE)
#define G_CPL_RDMA_CQE_FW_EXT_SE(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_SE) & M_CPL_RDMA_CQE_FW_EXT_SE)
#define F_CPL_RDMA_CQE_FW_EXT_SE	V_CPL_RDMA_CQE_FW_EXT_SE(1U)

#define S_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT 24
#define M_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT 0x7f
#define V_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT)
#define G_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT) & \
     M_CPL_RDMA_CQE_FW_EXT_WR_TYPE_EXT)

#define S_CPL_RDMA_CQE_FW_EXT_EXTMODE	23
#define M_CPL_RDMA_CQE_FW_EXT_EXTMODE	0x1
#define V_CPL_RDMA_CQE_FW_EXT_EXTMODE(x) \
    ((x) << S_CPL_RDMA_CQE_FW_EXT_EXTMODE)
#define G_CPL_RDMA_CQE_FW_EXT_EXTMODE(x) \
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_EXTMODE) & M_CPL_RDMA_CQE_FW_EXT_EXTMODE)
#define F_CPL_RDMA_CQE_FW_EXT_EXTMODE	V_CPL_RDMA_CQE_FW_EXT_EXTMODE(1U)

#define S_CPL_RDMA_CQE_FW_EXT_SRQ	0
#define M_CPL_RDMA_CQE_FW_EXT_SRQ	0xfff
#define V_CPL_RDMA_CQE_FW_EXT_SRQ(x)	((x) << S_CPL_RDMA_CQE_FW_EXT_SRQ)
#define G_CPL_RDMA_CQE_FW_EXT_SRQ(x)	\
    (((x) >> S_CPL_RDMA_CQE_FW_EXT_SRQ) & M_CPL_RDMA_CQE_FW_EXT_SRQ)

struct cpl_rdma_cqe_err_ext {
	WR_HDR;
	union opcode_tid ot;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_RDMA_CQE_ERR_EXT_RSSCTRL	16
#define M_CPL_RDMA_CQE_ERR_EXT_RSSCTRL	0xff
#define V_CPL_RDMA_CQE_ERR_EXT_RSSCTRL(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_RSSCTRL)
#define G_CPL_RDMA_CQE_ERR_EXT_RSSCTRL(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_RSSCTRL) & M_CPL_RDMA_CQE_ERR_EXT_RSSCTRL)

#define S_CPL_RDMA_CQE_ERR_EXT_CQID	0
#define M_CPL_RDMA_CQE_ERR_EXT_CQID	0xffff
#define V_CPL_RDMA_CQE_ERR_EXT_CQID(x)	((x) << S_CPL_RDMA_CQE_ERR_EXT_CQID)
#define G_CPL_RDMA_CQE_ERR_EXT_CQID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_CQID) & M_CPL_RDMA_CQE_ERR_EXT_CQID)

#define S_CPL_RDMA_CQE_ERR_EXT_TID	8
#define M_CPL_RDMA_CQE_ERR_EXT_TID	0xfffff
#define V_CPL_RDMA_CQE_ERR_EXT_TID(x)	((x) << S_CPL_RDMA_CQE_ERR_EXT_TID)
#define G_CPL_RDMA_CQE_ERR_EXT_TID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_TID) & M_CPL_RDMA_CQE_ERR_EXT_TID)

#define S_CPL_RDMA_CQE_ERR_EXT_FLITCNT	0
#define M_CPL_RDMA_CQE_ERR_EXT_FLITCNT	0xff
#define V_CPL_RDMA_CQE_ERR_EXT_FLITCNT(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_FLITCNT)
#define G_CPL_RDMA_CQE_ERR_EXT_FLITCNT(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_FLITCNT) & M_CPL_RDMA_CQE_ERR_EXT_FLITCNT)

#define S_CPL_RDMA_CQE_ERR_EXT_QPID	12
#define M_CPL_RDMA_CQE_ERR_EXT_QPID	0xfffff
#define V_CPL_RDMA_CQE_ERR_EXT_QPID(x)	((x) << S_CPL_RDMA_CQE_ERR_EXT_QPID)
#define G_CPL_RDMA_CQE_ERR_EXT_QPID(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_QPID) & M_CPL_RDMA_CQE_ERR_EXT_QPID)

#define S_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT 10
#define M_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT 0x1
#define V_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT)
#define G_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT) & \
     M_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT)
#define F_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT \
    V_CPL_RDMA_CQE_ERR_EXT_GENERATION_BIT(1U)

#define S_CPL_RDMA_CQE_ERR_EXT_STATUS	5
#define M_CPL_RDMA_CQE_ERR_EXT_STATUS	0x1f
#define V_CPL_RDMA_CQE_ERR_EXT_STATUS(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_STATUS)
#define G_CPL_RDMA_CQE_ERR_EXT_STATUS(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_STATUS) & M_CPL_RDMA_CQE_ERR_EXT_STATUS)

#define S_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE	4
#define M_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE	0x1
#define V_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE)
#define G_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE) & \
     M_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE)
#define F_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE	V_CPL_RDMA_CQE_ERR_EXT_CQE_TYPE(1U)

#define S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE	0
#define M_CPL_RDMA_CQE_ERR_EXT_WR_TYPE	0xf
#define V_CPL_RDMA_CQE_ERR_EXT_WR_TYPE(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE)
#define G_CPL_RDMA_CQE_ERR_EXT_WR_TYPE(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE) & M_CPL_RDMA_CQE_ERR_EXT_WR_TYPE)

#define S_CPL_RDMA_CQE_ERR_EXT_SE	31
#define M_CPL_RDMA_CQE_ERR_EXT_SE	0x1
#define V_CPL_RDMA_CQE_ERR_EXT_SE(x)	((x) << S_CPL_RDMA_CQE_ERR_EXT_SE)
#define G_CPL_RDMA_CQE_ERR_EXT_SE(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_SE) & M_CPL_RDMA_CQE_ERR_EXT_SE)
#define F_CPL_RDMA_CQE_ERR_EXT_SE	V_CPL_RDMA_CQE_ERR_EXT_SE(1U)

#define S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT 24
#define M_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT 0x7f
#define V_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT)
#define G_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT) & \
     M_CPL_RDMA_CQE_ERR_EXT_WR_TYPE_EXT)

#define S_CPL_RDMA_CQE_ERR_EXT_EXTMODE	23
#define M_CPL_RDMA_CQE_ERR_EXT_EXTMODE	0x1
#define V_CPL_RDMA_CQE_ERR_EXT_EXTMODE(x) \
    ((x) << S_CPL_RDMA_CQE_ERR_EXT_EXTMODE)
#define G_CPL_RDMA_CQE_ERR_EXT_EXTMODE(x) \
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_EXTMODE) & M_CPL_RDMA_CQE_ERR_EXT_EXTMODE)
#define F_CPL_RDMA_CQE_ERR_EXT_EXTMODE	V_CPL_RDMA_CQE_ERR_EXT_EXTMODE(1U)

#define S_CPL_RDMA_CQE_ERR_EXT_SRQ	0
#define M_CPL_RDMA_CQE_ERR_EXT_SRQ	0xfff
#define V_CPL_RDMA_CQE_ERR_EXT_SRQ(x)	((x) << S_CPL_RDMA_CQE_ERR_EXT_SRQ)
#define G_CPL_RDMA_CQE_ERR_EXT_SRQ(x)	\
    (((x) >> S_CPL_RDMA_CQE_ERR_EXT_SRQ) & M_CPL_RDMA_CQE_ERR_EXT_SRQ)

struct cpl_set_le_req {
	WR_HDR;
	union opcode_tid ot;
	__be16 reply_ctrl;
	__be16 params;
	__be64 mask_hi;
	__be64 mask_lo;
	__be64 val_hi;
	__be64 val_lo;
};

/* cpl_set_le_req.reply_ctrl additional fields */
#define S_LE_REQ_RXCHANNEL      14
#define M_LE_REQ_RXCHANNEL      0x1
#define V_LE_REQ_RXCHANNEL(x)   ((x) << S_LE_REQ_RXCHANNEL)
#define G_LE_REQ_RXCHANNEL(x)   \
    (((x) >> S_LE_REQ_RXCHANNEL) & M_LE_REQ_RXCHANNEL)
#define F_LE_REQ_RXCHANNEL      V_LE_REQ_RXCHANNEL(1U)

#define S_LE_REQ_IP6    13
#define V_LE_REQ_IP6(x) ((x) << S_LE_REQ_IP6)
#define F_LE_REQ_IP6    V_LE_REQ_IP6(1U)

/* cpl_set_le_req.params fields */
#define S_LE_CHAN    0
#define M_LE_CHAN    0x3
#define V_LE_CHAN(x) ((x) << S_LE_CHAN)
#define G_LE_CHAN(x) (((x) >> S_LE_CHAN) & M_LE_CHAN)

#define S_LE_OFFSET    5
#define M_LE_OFFSET    0x7
#define V_LE_OFFSET(x) ((x) << S_LE_OFFSET)
#define G_LE_OFFSET(x) (((x) >> S_LE_OFFSET) & M_LE_OFFSET)

#define S_LE_MORE    8
#define V_LE_MORE(x) ((x) << S_LE_MORE)
#define F_LE_MORE    V_LE_MORE(1U)

#define S_LE_REQSIZE    9
#define M_LE_REQSIZE    0x7
#define V_LE_REQSIZE(x) ((x) << S_LE_REQSIZE)
#define G_LE_REQSIZE(x) (((x) >> S_LE_REQSIZE) & M_LE_REQSIZE)

#define S_LE_REQCMD    12
#define M_LE_REQCMD    0xF
#define V_LE_REQCMD(x) ((x) << S_LE_REQCMD)
#define G_LE_REQCMD(x) (((x) >> S_LE_REQCMD) & M_LE_REQCMD)

struct cpl_t7_set_le_req {
	WR_HDR;
	union opcode_tid ot;
	__be32 noreply_to_channel;
	__be32 mask1[2];
	__be32 mask0[2];
	__be32 value1[2];
	__be32 value0[2];
};

#define S_CPL_T7_SET_LE_REQ_INDEX	0
#define M_CPL_T7_SET_LE_REQ_INDEX	0xffffff
#define V_CPL_T7_SET_LE_REQ_INDEX(x)	((x) << S_CPL_T7_SET_LE_REQ_INDEX)
#define G_CPL_T7_SET_LE_REQ_INDEX(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_INDEX) & M_CPL_T7_SET_LE_REQ_INDEX)

#define S_CPL_T7_SET_LE_REQ_NOREPLY	31
#define M_CPL_T7_SET_LE_REQ_NOREPLY	0x1
#define V_CPL_T7_SET_LE_REQ_NOREPLY(x)	((x) << S_CPL_T7_SET_LE_REQ_NOREPLY)
#define G_CPL_T7_SET_LE_REQ_NOREPLY(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_NOREPLY) & M_CPL_T7_SET_LE_REQ_NOREPLY)
#define F_CPL_T7_SET_LE_REQ_NOREPLY	V_CPL_T7_SET_LE_REQ_NOREPLY(1U)

#define S_CPL_T7_SET_LE_REQ_RXCHANNEL		28
#define M_CPL_T7_SET_LE_REQ_RXCHANNEL		0x7
#define V_CPL_T7_SET_LE_REQ_RXCHANNEL(x)	\
    ((x) << S_CPL_T7_SET_LE_REQ_RXCHANNEL)
#define G_CPL_T7_SET_LE_REQ_RXCHANNEL(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_RXCHANNEL) & M_CPL_T7_SET_LE_REQ_RXCHANNEL)

#define S_CPL_T7_SET_LE_REQ_QUEUE	16
#define M_CPL_T7_SET_LE_REQ_QUEUE	0xfff
#define V_CPL_T7_SET_LE_REQ_QUEUE(x)	((x) << S_CPL_T7_SET_LE_REQ_QUEUE)
#define G_CPL_T7_SET_LE_REQ_QUEUE(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_QUEUE) & M_CPL_T7_SET_LE_REQ_QUEUE)

#define S_CPL_T7_SET_LE_REQ_REQCMD	12
#define M_CPL_T7_SET_LE_REQ_REQCMD	0xf
#define V_CPL_T7_SET_LE_REQ_REQCMD(x)	((x) << S_CPL_T7_SET_LE_REQ_REQCMD)
#define G_CPL_T7_SET_LE_REQ_REQCMD(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_REQCMD) & M_CPL_T7_SET_LE_REQ_REQCMD)

#define S_CPL_T7_SET_LE_REQ_REQSIZE	9
#define M_CPL_T7_SET_LE_REQ_REQSIZE	0x7
#define V_CPL_T7_SET_LE_REQ_REQSIZE(x)	((x) << S_CPL_T7_SET_LE_REQ_REQSIZE)
#define G_CPL_T7_SET_LE_REQ_REQSIZE(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_REQSIZE) & M_CPL_T7_SET_LE_REQ_REQSIZE)

#define S_CPL_T7_SET_LE_REQ_MORE	8
#define M_CPL_T7_SET_LE_REQ_MORE	0x1
#define V_CPL_T7_SET_LE_REQ_MORE(x)	((x) << S_CPL_T7_SET_LE_REQ_MORE)
#define G_CPL_T7_SET_LE_REQ_MORE(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_MORE) & M_CPL_T7_SET_LE_REQ_MORE)
#define F_CPL_T7_SET_LE_REQ_MORE	V_CPL_T7_SET_LE_REQ_MORE(1U)

#define S_CPL_T7_SET_LE_REQ_OFFSET	5
#define M_CPL_T7_SET_LE_REQ_OFFSET	0x7
#define V_CPL_T7_SET_LE_REQ_OFFSET(x)	((x) << S_CPL_T7_SET_LE_REQ_OFFSET)
#define G_CPL_T7_SET_LE_REQ_OFFSET(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_OFFSET) & M_CPL_T7_SET_LE_REQ_OFFSET)

#define S_CPL_T7_SET_LE_REQ_REQTYPE	4
#define M_CPL_T7_SET_LE_REQ_REQTYPE	0x1
#define V_CPL_T7_SET_LE_REQ_REQTYPE(x)	((x) << S_CPL_T7_SET_LE_REQ_REQTYPE)
#define G_CPL_T7_SET_LE_REQ_REQTYPE(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_REQTYPE) & M_CPL_T7_SET_LE_REQ_REQTYPE)
#define F_CPL_T7_SET_LE_REQ_REQTYPE	V_CPL_T7_SET_LE_REQ_REQTYPE(1U)

#define S_CPL_T7_SET_LE_REQ_CHANNEL	0
#define M_CPL_T7_SET_LE_REQ_CHANNEL	0x3
#define V_CPL_T7_SET_LE_REQ_CHANNEL(x)	((x) << S_CPL_T7_SET_LE_REQ_CHANNEL)
#define G_CPL_T7_SET_LE_REQ_CHANNEL(x)	\
    (((x) >> S_CPL_T7_SET_LE_REQ_CHANNEL) & M_CPL_T7_SET_LE_REQ_CHANNEL)

struct cpl_set_le_rpl {
	RSS_HDR
	union opcode_tid ot;
	__u8 chan;
	__u8 info;
	__be16 len;
};

/* cpl_set_le_rpl.info fields */
#define S_LE_RSPCMD    0
#define M_LE_RSPCMD    0xF
#define V_LE_RSPCMD(x) ((x) << S_LE_RSPCMD)
#define G_LE_RSPCMD(x) (((x) >> S_LE_RSPCMD) & M_LE_RSPCMD)

#define S_LE_RSPSIZE    4
#define M_LE_RSPSIZE    0x7
#define V_LE_RSPSIZE(x) ((x) << S_LE_RSPSIZE)
#define G_LE_RSPSIZE(x) (((x) >> S_LE_RSPSIZE) & M_LE_RSPSIZE)

#define S_LE_RSPTYPE    7
#define V_LE_RSPTYPE(x) ((x) << S_LE_RSPTYPE)
#define F_LE_RSPTYPE    V_LE_RSPTYPE(1U)

struct cpl_sge_egr_update {
	RSS_HDR
	__be32 opcode_qid;
	__be16 cidx;
	__be16 pidx;
};

/* cpl_sge_egr_update.ot fields */
#define S_AUTOEQU	22
#define M_AUTOEQU	0x1
#define V_AUTOEQU(x)	((x) << S_AUTOEQU)
#define G_AUTOEQU(x)	(((x) >> S_AUTOEQU) & M_AUTOEQU)

#define S_EGR_QID    0
#define M_EGR_QID    0x1FFFF
#define V_EGR_QID(x) ((x) << S_EGR_QID)
#define G_EGR_QID(x) (((x) >> S_EGR_QID) & M_EGR_QID)

/* cpl_fw*.type values */
enum {
	FW_TYPE_CMD_RPL = 0,
	FW_TYPE_WR_RPL = 1,
	FW_TYPE_CQE = 2,
	FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
	FW_TYPE_RSSCPL = 4,
	FW_TYPE_WRERR_RPL = 5,
	FW_TYPE_PI_ERR = 6,
	FW_TYPE_TLS_KEY = 7,
	FW_TYPE_IPSEC_SA = 8,
};

struct cpl_fw2_pld {
	RSS_HDR
	u8 opcode;
	u8 rsvd[5];
	__be16 len;
};

struct cpl_fw4_pld {
	RSS_HDR
	u8 opcode;
	u8 rsvd0[3];
	u8 type;
	u8 rsvd1;
	__be16 len;
	__be64 data;
	__be64 rsvd2;
};

struct cpl_fw6_pld {
	RSS_HDR
	u8 opcode;
	u8 rsvd[5];
	__be16 len;
	__be64 data[4];
};

struct cpl_fw2_msg {
	RSS_HDR
	union opcode_info oi;
};

struct cpl_fw4_msg {
	RSS_HDR
	u8 opcode;
	u8 type;
	__be16 rsvd0;
	__be32 rsvd1;
	__be64 data[2];
};

struct cpl_fw4_ack {
	RSS_HDR
	union opcode_tid ot;
	u8 credits;
	u8 rsvd0[2];
	u8 flags;
	__be32 snd_nxt;
	__be32 snd_una;
	__be64 rsvd1;
};

enum {
	CPL_FW4_ACK_FLAGS_SEQVAL	= 0x1,	/* seqn valid */
	CPL_FW4_ACK_FLAGS_CH		= 0x2,	/* channel change complete */
	CPL_FW4_ACK_FLAGS_FLOWC		= 0x4,	/* fw_flowc_wr complete */
};

#define S_CPL_FW4_ACK_OPCODE    24
#define M_CPL_FW4_ACK_OPCODE    0xff
#define V_CPL_FW4_ACK_OPCODE(x) ((x) << S_CPL_FW4_ACK_OPCODE)
#define G_CPL_FW4_ACK_OPCODE(x) \
    (((x) >> S_CPL_FW4_ACK_OPCODE) & M_CPL_FW4_ACK_OPCODE)

#define S_CPL_FW4_ACK_FLOWID    0
#define M_CPL_FW4_ACK_FLOWID    0xffffff
#define V_CPL_FW4_ACK_FLOWID(x) ((x) << S_CPL_FW4_ACK_FLOWID)
#define G_CPL_FW4_ACK_FLOWID(x) \
    (((x) >> S_CPL_FW4_ACK_FLOWID) & M_CPL_FW4_ACK_FLOWID)

#define S_CPL_FW4_ACK_CR        24
#define M_CPL_FW4_ACK_CR        0xff
#define V_CPL_FW4_ACK_CR(x)     ((x) << S_CPL_FW4_ACK_CR)
#define G_CPL_FW4_ACK_CR(x)     (((x) >> S_CPL_FW4_ACK_CR) & M_CPL_FW4_ACK_CR)

#define S_CPL_FW4_ACK_SEQVAL    0
#define M_CPL_FW4_ACK_SEQVAL    0x1
#define V_CPL_FW4_ACK_SEQVAL(x) ((x) << S_CPL_FW4_ACK_SEQVAL)
#define G_CPL_FW4_ACK_SEQVAL(x) \
    (((x) >> S_CPL_FW4_ACK_SEQVAL) & M_CPL_FW4_ACK_SEQVAL)
#define F_CPL_FW4_ACK_SEQVAL    V_CPL_FW4_ACK_SEQVAL(1U)

struct cpl_fw6_msg {
	RSS_HDR
	u8 opcode;
	u8 type;
	__be16 rsvd0;
	__be32 rsvd1;
	__be64 data[4];
};

/* cpl_fw6_msg.type values */
enum {
	FW6_TYPE_CMD_RPL	= FW_TYPE_CMD_RPL,
	FW6_TYPE_WR_RPL		= FW_TYPE_WR_RPL,
	FW6_TYPE_CQE		= FW_TYPE_CQE,
	FW6_TYPE_OFLD_CONNECTION_WR_RPL = FW_TYPE_OFLD_CONNECTION_WR_RPL,
	FW6_TYPE_RSSCPL		= FW_TYPE_RSSCPL,
	FW6_TYPE_WRERR_RPL	= FW_TYPE_WRERR_RPL,
	FW6_TYPE_PI_ERR		= FW_TYPE_PI_ERR,
	FW6_TYPE_TLS_KEY	= FW_TYPE_TLS_KEY,
	FW6_TYPE_IPSEC_SA	= FW_TYPE_IPSEC_SA,
	NUM_FW6_TYPES
};

struct cpl_fw6_msg_ofld_connection_wr_rpl {
	__u64	cookie;
	__be32	tid;	/* or atid in case of active failure */
	__u8	t_state;
	__u8	retval;
	__u8	rsvd[2];
};

/* ULP_TX opcodes */
enum {
	ULP_TX_MEM_READ = 2,
	ULP_TX_MEM_WRITE = 3,
	ULP_TX_PKT = 4
};

enum {
	ULP_TX_SC_NOOP = 0x80,
	ULP_TX_SC_IMM  = 0x81,
	ULP_TX_SC_DSGL = 0x82,
	ULP_TX_SC_ISGL = 0x83,
	ULP_TX_SC_PICTRL = 0x84,
	ULP_TX_SC_MEMRD = 0x86
};

#define S_ULPTX_CMD    24
#define M_ULPTX_CMD    0xFF
#define V_ULPTX_CMD(x) ((x) << S_ULPTX_CMD)

#define S_ULPTX_LEN16    0
#define M_ULPTX_LEN16    0xFF
#define V_ULPTX_LEN16(x) ((x) << S_ULPTX_LEN16)

#define S_ULP_TX_SC_MORE 23
#define V_ULP_TX_SC_MORE(x) ((x) << S_ULP_TX_SC_MORE)
#define F_ULP_TX_SC_MORE  V_ULP_TX_SC_MORE(1U)

struct ulptx_sge_pair {
	__be32 len[2];
	__be64 addr[2];
};

struct ulptx_sgl {
	__be32 cmd_nsge;
	__be32 len0;
	__be64 addr0;
#if !(defined C99_NOT_SUPPORTED)
	struct ulptx_sge_pair sge[];
#endif
};

struct ulptx_isge {
	__be32 stag;
	__be32 len;
	__be64 target_ofst;
};

struct ulptx_isgl {
	__be32 cmd_nisge;
	__be32 rsvd;
#if !(defined C99_NOT_SUPPORTED)
	struct ulptx_isge sge[];
#endif
};

struct ulptx_idata {
	__be32 cmd_more;
	__be32 len;
};

#define S_ULPTX_NSGE    0
#define M_ULPTX_NSGE    0xFFFF
#define V_ULPTX_NSGE(x) ((x) << S_ULPTX_NSGE)
#define G_ULPTX_NSGE(x) (((x) >> S_ULPTX_NSGE) & M_ULPTX_NSGE)

struct ulptx_sc_memrd {
	__be32 cmd_to_len;
	__be32 addr;
};

struct ulp_mem_io {
	WR_HDR;
	__be32 cmd;
	__be32 len16;             /* command length */
	__be32 dlen;              /* data length in 32-byte units */
	__be32 lock_addr;
};

/* additional ulp_mem_io.cmd fields */
#define S_ULP_MEMIO_ORDER    23
#define V_ULP_MEMIO_ORDER(x) ((x) << S_ULP_MEMIO_ORDER)
#define F_ULP_MEMIO_ORDER    V_ULP_MEMIO_ORDER(1U)

#define S_T5_ULP_MEMIO_IMM    23
#define V_T5_ULP_MEMIO_IMM(x) ((x) << S_T5_ULP_MEMIO_IMM)
#define F_T5_ULP_MEMIO_IMM    V_T5_ULP_MEMIO_IMM(1U)

#define S_T5_ULP_MEMIO_ORDER    22
#define V_T5_ULP_MEMIO_ORDER(x) ((x) << S_T5_ULP_MEMIO_ORDER)
#define F_T5_ULP_MEMIO_ORDER    V_T5_ULP_MEMIO_ORDER(1U)

#define S_T5_ULP_MEMIO_FID	4
#define M_T5_ULP_MEMIO_FID	0x7ff
#define V_T5_ULP_MEMIO_FID(x)	((x) << S_T5_ULP_MEMIO_FID)

/* ulp_mem_io.lock_addr fields */
#define S_ULP_MEMIO_ADDR    0
#define M_ULP_MEMIO_ADDR    0x7FFFFFF
#define V_ULP_MEMIO_ADDR(x) ((x) << S_ULP_MEMIO_ADDR)

#define S_ULP_MEMIO_LOCK    31
#define V_ULP_MEMIO_LOCK(x) ((x) << S_ULP_MEMIO_LOCK)
#define F_ULP_MEMIO_LOCK    V_ULP_MEMIO_LOCK(1U)

/* ulp_mem_io.dlen fields */
#define S_ULP_MEMIO_DATA_LEN    0
#define M_ULP_MEMIO_DATA_LEN    0x1F
#define V_ULP_MEMIO_DATA_LEN(x) ((x) << S_ULP_MEMIO_DATA_LEN)

#define S_T7_ULP_MEMIO_DATA_LEN    0
#define M_T7_ULP_MEMIO_DATA_LEN    0x7FF
#define V_T7_ULP_MEMIO_DATA_LEN(x) ((x) << S_T7_ULP_MEMIO_DATA_LEN)

/* ULP_TXPKT field values */
enum {
	ULP_TXPKT_DEST_TP = 0,
	ULP_TXPKT_DEST_SGE,
	ULP_TXPKT_DEST_UP,
	ULP_TXPKT_DEST_DEVNULL,
};

struct ulp_txpkt {
	__be32 cmd_dest;
	__be32 len;
};

/* ulp_txpkt.cmd_dest fields */
#define S_ULP_TXPKT_DATAMODIFY       23
#define M_ULP_TXPKT_DATAMODIFY       0x1
#define V_ULP_TXPKT_DATAMODIFY(x)    ((x) << S_ULP_TXPKT_DATAMODIFY)
#define G_ULP_TXPKT_DATAMODIFY(x)    \
	(((x) >> S_ULP_TXPKT_DATAMODIFY) & M_ULP_TXPKT_DATAMODIFY_)
#define F_ULP_TXPKT_DATAMODIFY       V_ULP_TXPKT_DATAMODIFY(1U)

#define S_ULP_TXPKT_CHANNELID        22
#define M_ULP_TXPKT_CHANNELID        0x1
#define V_ULP_TXPKT_CHANNELID(x)     ((x) << S_ULP_TXPKT_CHANNELID)
#define G_ULP_TXPKT_CHANNELID(x)     \
	(((x) >> S_ULP_TXPKT_CHANNELID) & M_ULP_TXPKT_CHANNELID)
#define F_ULP_TXPKT_CHANNELID        V_ULP_TXPKT_CHANNELID(1U)

#define S_T7_ULP_TXPKT_CHANNELID        22
#define M_T7_ULP_TXPKT_CHANNELID        0x3
#define V_T7_ULP_TXPKT_CHANNELID(x)     ((x) << S_T7_ULP_TXPKT_CHANNELID)
#define G_T7_ULP_TXPKT_CHANNELID(x)     \
	(((x) >> S_T7_ULP_TXPKT_CHANNELID) & M_T7_ULP_TXPKT_CHANNELID)
#define F_T7_ULP_TXPKT_CHANNELID        V_T7_ULP_TXPKT_CHANNELID(1U)

/* ulp_txpkt.cmd_dest fields */
#define S_ULP_TXPKT_DEST    16
#define M_ULP_TXPKT_DEST    0x3
#define V_ULP_TXPKT_DEST(x) ((x) << S_ULP_TXPKT_DEST)

#define S_ULP_TXPKT_CMDMORE		15
#define M_ULP_TXPKT_CMDMORE		0x1
#define V_ULP_TXPKT_CMDMORE(x)	((x) << S_ULP_TXPKT_CMDMORE)
#define G_ULP_TXPKT_CMDMORE(x)	\
    (((x) >> S_ULP_TXPKT_CMDMORE) & M_ULP_TXPKT_CMDMORE)
#define F_ULP_TXPKT_CMDMORE	V_ULP_TXPKT_CMDMORE(1U)

#define S_ULP_TXPKT_FID	    4
#define M_ULP_TXPKT_FID     0x7ff
#define V_ULP_TXPKT_FID(x)  ((x) << S_ULP_TXPKT_FID)

#define S_ULP_TXPKT_RO      3
#define V_ULP_TXPKT_RO(x) ((x) << S_ULP_TXPKT_RO)
#define F_ULP_TXPKT_RO V_ULP_TXPKT_RO(1U)

enum cpl_tx_tnl_lso_type {
	TX_TNL_TYPE_OPAQUE,
	TX_TNL_TYPE_NVGRE,
	TX_TNL_TYPE_VXLAN,
	TX_TNL_TYPE_GENEVE,
	TX_TNL_TYPE_IPSEC,
};

struct cpl_tx_tnl_lso {
	__be32 op_to_IpIdSplitOut;
	__be16 IpIdOffsetOut;
	__be16 UdpLenSetOut_to_TnlHdrLen;
	__be32 ipsecen_to_rocev2;
	__be32 roce_eth;
	__be32 Flow_to_TcpHdrLen;
	__be16 IpIdOffset;
	__be16 IpIdSplit_to_Mss;
	__be32 TCPSeqOffset;
	__be32 EthLenOffset_Size;
	/* encapsulated CPL (TX_PKT_XT) follows here */
};

#define S_CPL_TX_TNL_LSO_OPCODE		24
#define M_CPL_TX_TNL_LSO_OPCODE		0xff
#define V_CPL_TX_TNL_LSO_OPCODE(x)	((x) << S_CPL_TX_TNL_LSO_OPCODE)
#define G_CPL_TX_TNL_LSO_OPCODE(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_OPCODE) & M_CPL_TX_TNL_LSO_OPCODE)

#define S_CPL_TX_TNL_LSO_FIRST		23
#define M_CPL_TX_TNL_LSO_FIRST		0x1
#define V_CPL_TX_TNL_LSO_FIRST(x)	((x) << S_CPL_TX_TNL_LSO_FIRST)
#define G_CPL_TX_TNL_LSO_FIRST(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_FIRST) & M_CPL_TX_TNL_LSO_FIRST)
#define F_CPL_TX_TNL_LSO_FIRST		V_CPL_TX_TNL_LSO_FIRST(1U)

#define S_CPL_TX_TNL_LSO_LAST		22
#define M_CPL_TX_TNL_LSO_LAST		0x1
#define V_CPL_TX_TNL_LSO_LAST(x)	((x) << S_CPL_TX_TNL_LSO_LAST)
#define G_CPL_TX_TNL_LSO_LAST(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_LAST) & M_CPL_TX_TNL_LSO_LAST)
#define F_CPL_TX_TNL_LSO_LAST		V_CPL_TX_TNL_LSO_LAST(1U)

#define S_CPL_TX_TNL_LSO_ETHHDRLENXOUT	21
#define M_CPL_TX_TNL_LSO_ETHHDRLENXOUT	0x1
#define V_CPL_TX_TNL_LSO_ETHHDRLENXOUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_ETHHDRLENXOUT)
#define G_CPL_TX_TNL_LSO_ETHHDRLENXOUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_ETHHDRLENXOUT) & M_CPL_TX_TNL_LSO_ETHHDRLENXOUT)
#define F_CPL_TX_TNL_LSO_ETHHDRLENXOUT	V_CPL_TX_TNL_LSO_ETHHDRLENXOUT(1U)

#define S_CPL_TX_TNL_LSO_IPV6OUT	20
#define M_CPL_TX_TNL_LSO_IPV6OUT	0x1
#define V_CPL_TX_TNL_LSO_IPV6OUT(x)	((x) << S_CPL_TX_TNL_LSO_IPV6OUT)
#define G_CPL_TX_TNL_LSO_IPV6OUT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPV6OUT) & M_CPL_TX_TNL_LSO_IPV6OUT)
#define F_CPL_TX_TNL_LSO_IPV6OUT	V_CPL_TX_TNL_LSO_IPV6OUT(1U)

#define S_CPL_TX_TNL_LSO_ETHHDRLENOUT	16
#define M_CPL_TX_TNL_LSO_ETHHDRLENOUT	0xf
#define V_CPL_TX_TNL_LSO_ETHHDRLENOUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_ETHHDRLENOUT)
#define G_CPL_TX_TNL_LSO_ETHHDRLENOUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_ETHHDRLENOUT) & M_CPL_TX_TNL_LSO_ETHHDRLENOUT)

#define S_CPL_TX_TNL_LSO_IPHDRLENOUT	4
#define M_CPL_TX_TNL_LSO_IPHDRLENOUT	0xfff
#define V_CPL_TX_TNL_LSO_IPHDRLENOUT(x)	((x) << S_CPL_TX_TNL_LSO_IPHDRLENOUT)
#define G_CPL_TX_TNL_LSO_IPHDRLENOUT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPHDRLENOUT) & M_CPL_TX_TNL_LSO_IPHDRLENOUT)

#define S_CPL_TX_TNL_LSO_IPHDRCHKOUT	3
#define M_CPL_TX_TNL_LSO_IPHDRCHKOUT	0x1
#define V_CPL_TX_TNL_LSO_IPHDRCHKOUT(x)	((x) << S_CPL_TX_TNL_LSO_IPHDRCHKOUT)
#define G_CPL_TX_TNL_LSO_IPHDRCHKOUT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPHDRCHKOUT) & M_CPL_TX_TNL_LSO_IPHDRCHKOUT)
#define F_CPL_TX_TNL_LSO_IPHDRCHKOUT	V_CPL_TX_TNL_LSO_IPHDRCHKOUT(1U)

#define S_CPL_TX_TNL_LSO_IPLENSETOUT	2
#define M_CPL_TX_TNL_LSO_IPLENSETOUT	0x1
#define V_CPL_TX_TNL_LSO_IPLENSETOUT(x)	((x) << S_CPL_TX_TNL_LSO_IPLENSETOUT)
#define G_CPL_TX_TNL_LSO_IPLENSETOUT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPLENSETOUT) & M_CPL_TX_TNL_LSO_IPLENSETOUT)
#define F_CPL_TX_TNL_LSO_IPLENSETOUT	V_CPL_TX_TNL_LSO_IPLENSETOUT(1U)

#define S_CPL_TX_TNL_LSO_IPIDINCOUT	1
#define M_CPL_TX_TNL_LSO_IPIDINCOUT	0x1
#define V_CPL_TX_TNL_LSO_IPIDINCOUT(x)	((x) << S_CPL_TX_TNL_LSO_IPIDINCOUT)
#define G_CPL_TX_TNL_LSO_IPIDINCOUT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPIDINCOUT) & M_CPL_TX_TNL_LSO_IPIDINCOUT)
#define F_CPL_TX_TNL_LSO_IPIDINCOUT	V_CPL_TX_TNL_LSO_IPIDINCOUT(1U)

#define S_CPL_TX_TNL_LSO_IPIDSPLITOUT	0
#define M_CPL_TX_TNL_LSO_IPIDSPLITOUT	0x1
#define V_CPL_TX_TNL_LSO_IPIDSPLITOUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_IPIDSPLITOUT)
#define G_CPL_TX_TNL_LSO_IPIDSPLITOUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_IPIDSPLITOUT) & M_CPL_TX_TNL_LSO_IPIDSPLITOUT)
#define F_CPL_TX_TNL_LSO_IPIDSPLITOUT	V_CPL_TX_TNL_LSO_IPIDSPLITOUT(1U)

#define S_CPL_TX_TNL_LSO_UDPLENSETOUT	15
#define M_CPL_TX_TNL_LSO_UDPLENSETOUT	0x1
#define V_CPL_TX_TNL_LSO_UDPLENSETOUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_UDPLENSETOUT)
#define G_CPL_TX_TNL_LSO_UDPLENSETOUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_UDPLENSETOUT) & M_CPL_TX_TNL_LSO_UDPLENSETOUT)
#define F_CPL_TX_TNL_LSO_UDPLENSETOUT	V_CPL_TX_TNL_LSO_UDPLENSETOUT(1U)

#define S_CPL_TX_TNL_LSO_UDPCHKCLROUT	14
#define M_CPL_TX_TNL_LSO_UDPCHKCLROUT	0x1
#define V_CPL_TX_TNL_LSO_UDPCHKCLROUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_UDPCHKCLROUT)
#define G_CPL_TX_TNL_LSO_UDPCHKCLROUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_UDPCHKCLROUT) & M_CPL_TX_TNL_LSO_UDPCHKCLROUT)
#define F_CPL_TX_TNL_LSO_UDPCHKCLROUT	V_CPL_TX_TNL_LSO_UDPCHKCLROUT(1U)

#define S_CPL_TX_TNL_LSO_TNLTYPE	12
#define M_CPL_TX_TNL_LSO_TNLTYPE	0x3
#define V_CPL_TX_TNL_LSO_TNLTYPE(x)	((x) << S_CPL_TX_TNL_LSO_TNLTYPE)
#define G_CPL_TX_TNL_LSO_TNLTYPE(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_TNLTYPE) & M_CPL_TX_TNL_LSO_TNLTYPE)

#define S_CPL_TX_TNL_LSO_TNLHDRLEN	0
#define M_CPL_TX_TNL_LSO_TNLHDRLEN	0xfff
#define V_CPL_TX_TNL_LSO_TNLHDRLEN(x)	((x) << S_CPL_TX_TNL_LSO_TNLHDRLEN)
#define G_CPL_TX_TNL_LSO_TNLHDRLEN(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_TNLHDRLEN) & M_CPL_TX_TNL_LSO_TNLHDRLEN)

#define S_CPL_TX_TNL_LSO_IPSECEN	31
#define M_CPL_TX_TNL_LSO_IPSECEN	0x1
#define V_CPL_TX_TNL_LSO_IPSECEN(x)	((x) << S_CPL_TX_TNL_LSO_IPSECEN)
#define G_CPL_TX_TNL_LSO_IPSECEN(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPSECEN) & M_CPL_TX_TNL_LSO_IPSECEN)
#define F_CPL_TX_TNL_LSO_IPSECEN	V_CPL_TX_TNL_LSO_IPSECEN(1U)

#define S_CPL_TX_TNL_LSO_ENCAPDIS	30
#define M_CPL_TX_TNL_LSO_ENCAPDIS	0x1
#define V_CPL_TX_TNL_LSO_ENCAPDIS(x)	((x) << S_CPL_TX_TNL_LSO_ENCAPDIS)
#define G_CPL_TX_TNL_LSO_ENCAPDIS(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_ENCAPDIS) & M_CPL_TX_TNL_LSO_ENCAPDIS)
#define F_CPL_TX_TNL_LSO_ENCAPDIS	V_CPL_TX_TNL_LSO_ENCAPDIS(1U)

#define S_CPL_TX_TNL_LSO_IPSECMODE	29
#define M_CPL_TX_TNL_LSO_IPSECMODE	0x1
#define V_CPL_TX_TNL_LSO_IPSECMODE(x)	((x) << S_CPL_TX_TNL_LSO_IPSECMODE)
#define G_CPL_TX_TNL_LSO_IPSECMODE(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPSECMODE) & M_CPL_TX_TNL_LSO_IPSECMODE)
#define F_CPL_TX_TNL_LSO_IPSECMODE	V_CPL_TX_TNL_LSO_IPSECMODE(1U)

#define S_CPL_TX_TNL_LSO_IPSECTNLIPV6	28
#define M_CPL_TX_TNL_LSO_IPSECTNLIPV6	0x1
#define V_CPL_TX_TNL_LSO_IPSECTNLIPV6(x) \
    ((x) << S_CPL_TX_TNL_LSO_IPSECTNLIPV6)
#define G_CPL_TX_TNL_LSO_IPSECTNLIPV6(x) \
    (((x) >> S_CPL_TX_TNL_LSO_IPSECTNLIPV6) & M_CPL_TX_TNL_LSO_IPSECTNLIPV6)
#define F_CPL_TX_TNL_LSO_IPSECTNLIPV6	V_CPL_TX_TNL_LSO_IPSECTNLIPV6(1U)

#define S_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN 20
#define M_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN 0xff
#define V_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN(x) \
    ((x) << S_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN)
#define G_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN(x) \
    (((x) >> S_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN) & \
     M_CPL_TX_TNL_LSO_IPSECTNLIPHDRLEN)

#define S_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT 19
#define M_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT 0x1
#define V_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT(x) \
    ((x) << S_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT)
#define G_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT) & \
     M_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT)
#define F_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT \
    V_CPL_TX_TNL_LSO_IPSECTNLIPIDSPLIT(1U)

#define S_CPL_TX_TNL_LSO_ROCEV2		18
#define M_CPL_TX_TNL_LSO_ROCEV2		0x1
#define V_CPL_TX_TNL_LSO_ROCEV2(x)	((x) << S_CPL_TX_TNL_LSO_ROCEV2)
#define G_CPL_TX_TNL_LSO_ROCEV2(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_ROCEV2) & M_CPL_TX_TNL_LSO_ROCEV2)
#define F_CPL_TX_TNL_LSO_ROCEV2		V_CPL_TX_TNL_LSO_ROCEV2(1U)

#define S_CPL_TX_TNL_LSO_UDPCHKUPDOUT	17
#define M_CPL_TX_TNL_LSO_UDPCHKUPDOUT	0x1
#define V_CPL_TX_TNL_LSO_UDPCHKUPDOUT(x) \
    ((x) << S_CPL_TX_TNL_LSO_UDPCHKUPDOUT)
#define G_CPL_TX_TNL_LSO_UDPCHKUPDOUT(x) \
    (((x) >> S_CPL_TX_TNL_LSO_UDPCHKUPDOUT) & M_CPL_TX_TNL_LSO_UDPCHKUPDOUT)
#define F_CPL_TX_TNL_LSO_UDPCHKUPDOUT	V_CPL_TX_TNL_LSO_UDPCHKUPDOUT(1U)

#define S_CPL_TX_TNL_LSO_FLOW		21
#define M_CPL_TX_TNL_LSO_FLOW		0x1
#define V_CPL_TX_TNL_LSO_FLOW(x)	((x) << S_CPL_TX_TNL_LSO_FLOW)
#define G_CPL_TX_TNL_LSO_FLOW(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_FLOW) & M_CPL_TX_TNL_LSO_FLOW)
#define F_CPL_TX_TNL_LSO_FLOW		V_CPL_TX_TNL_LSO_FLOW(1U)

#define S_CPL_TX_TNL_LSO_IPV6		20
#define M_CPL_TX_TNL_LSO_IPV6		0x1
#define V_CPL_TX_TNL_LSO_IPV6(x)	((x) << S_CPL_TX_TNL_LSO_IPV6)
#define G_CPL_TX_TNL_LSO_IPV6(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPV6) & M_CPL_TX_TNL_LSO_IPV6)
#define F_CPL_TX_TNL_LSO_IPV6		V_CPL_TX_TNL_LSO_IPV6(1U)

#define S_CPL_TX_TNL_LSO_ETHHDRLEN	16
#define M_CPL_TX_TNL_LSO_ETHHDRLEN	0xf
#define V_CPL_TX_TNL_LSO_ETHHDRLEN(x)	((x) << S_CPL_TX_TNL_LSO_ETHHDRLEN)
#define G_CPL_TX_TNL_LSO_ETHHDRLEN(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_ETHHDRLEN) & M_CPL_TX_TNL_LSO_ETHHDRLEN)

#define S_CPL_TX_TNL_LSO_IPHDRLEN	4
#define M_CPL_TX_TNL_LSO_IPHDRLEN	0xfff
#define V_CPL_TX_TNL_LSO_IPHDRLEN(x)	((x) << S_CPL_TX_TNL_LSO_IPHDRLEN)
#define G_CPL_TX_TNL_LSO_IPHDRLEN(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPHDRLEN) & M_CPL_TX_TNL_LSO_IPHDRLEN)

#define S_CPL_TX_TNL_LSO_TCPHDRLEN	0
#define M_CPL_TX_TNL_LSO_TCPHDRLEN	0xf
#define V_CPL_TX_TNL_LSO_TCPHDRLEN(x)	((x) << S_CPL_TX_TNL_LSO_TCPHDRLEN)
#define G_CPL_TX_TNL_LSO_TCPHDRLEN(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_TCPHDRLEN) & M_CPL_TX_TNL_LSO_TCPHDRLEN)

#define S_CPL_TX_TNL_LSO_IPIDSPLIT	15
#define M_CPL_TX_TNL_LSO_IPIDSPLIT	0x1
#define V_CPL_TX_TNL_LSO_IPIDSPLIT(x)	((x) << S_CPL_TX_TNL_LSO_IPIDSPLIT)
#define G_CPL_TX_TNL_LSO_IPIDSPLIT(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_IPIDSPLIT) & M_CPL_TX_TNL_LSO_IPIDSPLIT)
#define F_CPL_TX_TNL_LSO_IPIDSPLIT	V_CPL_TX_TNL_LSO_IPIDSPLIT(1U)

#define S_CPL_TX_TNL_LSO_ETHHDRLENX	14
#define M_CPL_TX_TNL_LSO_ETHHDRLENX	0x1
#define V_CPL_TX_TNL_LSO_ETHHDRLENX(x)	((x) << S_CPL_TX_TNL_LSO_ETHHDRLENX)
#define G_CPL_TX_TNL_LSO_ETHHDRLENX(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_ETHHDRLENX) & M_CPL_TX_TNL_LSO_ETHHDRLENX)
#define F_CPL_TX_TNL_LSO_ETHHDRLENX	V_CPL_TX_TNL_LSO_ETHHDRLENX(1U)

#define S_CPL_TX_TNL_LSO_MSS		0
#define M_CPL_TX_TNL_LSO_MSS		0x3fff
#define V_CPL_TX_TNL_LSO_MSS(x)		((x) << S_CPL_TX_TNL_LSO_MSS)
#define G_CPL_TX_TNL_LSO_MSS(x)		\
    (((x) >> S_CPL_TX_TNL_LSO_MSS) & M_CPL_TX_TNL_LSO_MSS)

#define S_CPL_TX_TNL_LSO_ETHLENOFFSET	28
#define M_CPL_TX_TNL_LSO_ETHLENOFFSET	0xf
#define V_CPL_TX_TNL_LSO_ETHLENOFFSET(x) \
    ((x) << S_CPL_TX_TNL_LSO_ETHLENOFFSET)
#define G_CPL_TX_TNL_LSO_ETHLENOFFSET(x) \
    (((x) >> S_CPL_TX_TNL_LSO_ETHLENOFFSET) & M_CPL_TX_TNL_LSO_ETHLENOFFSET)

#define S_CPL_TX_TNL_LSO_SIZE		0
#define M_CPL_TX_TNL_LSO_SIZE		0xfffffff
#define V_CPL_TX_TNL_LSO_SIZE(x)	((x) << S_CPL_TX_TNL_LSO_SIZE)
#define G_CPL_TX_TNL_LSO_SIZE(x)	\
    (((x) >> S_CPL_TX_TNL_LSO_SIZE) & M_CPL_TX_TNL_LSO_SIZE)

#define S_CPL_TX_TNL_LSO_BTH_OPCODE             24
#define M_CPL_TX_TNL_LSO_BTH_OPCODE             0xff
#define V_CPL_TX_TNL_LSO_BTH_OPCODE(x)  ((x) << S_CPL_TX_TNL_LSO_BTH_OPCODE)
#define G_CPL_TX_TNL_LSO_BTH_OPCODE(x)  \
                (((x) >> S_CPL_TX_TNL_LSO_BTH_OPCODE) & \
                 M_CPL_TX_TNL_LSO_BTH_OPCODE)

#define S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN               0
#define M_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN               0xffffff
#define V_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN(x)    \
                ((x) << S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN)
#define G_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN(x)    \
                (((x) >> S_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN) & \
                 M_CPL_TX_TNL_LSO_TCPSEQOFFSET_PSN)

#define S_CPL_TX_TNL_LSO_MSS_TVER               8
#define M_CPL_TX_TNL_LSO_MSS_TVER               0xf
#define V_CPL_TX_TNL_LSO_MSS_TVER(x)    ((x) << S_CPL_TX_TNL_LSO_MSS_TVER)
#define G_CPL_TX_TNL_LSO_MSS_TVER(x)            \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_TVER) & M_CPL_TX_TNL_LSO_MSS_TVER)

#define S_CPL_TX_TNL_LSO_MSS_M          7
#define M_CPL_TX_TNL_LSO_MSS_M          0x1
#define V_CPL_TX_TNL_LSO_MSS_M(x)       ((x) << S_CPL_TX_TNL_LSO_MSS_M)
#define G_CPL_TX_TNL_LSO_MSS_M(x)               \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_M) & M_CPL_TX_TNL_LSO_MSS_M)

#define S_CPL_TX_TNL_LSO_MSS_PMTU               4
#define M_CPL_TX_TNL_LSO_MSS_PMTU               0x7
#define V_CPL_TX_TNL_LSO_MSS_PMTU(x)    ((x) << S_CPL_TX_TNL_LSO_MSS_PMTU)
#define G_CPL_TX_TNL_LSO_MSS_PMTU(x)            \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_PMTU) & M_CPL_TX_TNL_LSO_MSS_PMTU)

#define S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR                3
#define M_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR                0x1
#define V_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR(x)     \
        ((x) << S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR)
#define G_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR(x)             \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR) & M_CPL_TX_TNL_LSO_MSS_RR_MSN_INCR)

#define S_CPL_TX_TNL_LSO_MSS_ACKREQ             1
#define M_CPL_TX_TNL_LSO_MSS_ACKREQ             0x3
#define V_CPL_TX_TNL_LSO_MSS_ACKREQ(x)  ((x) << S_CPL_TX_TNL_LSO_MSS_ACKREQ)
#define G_CPL_TX_TNL_LSO_MSS_ACKREQ(x)          \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_ACKREQ) & M_CPL_TX_TNL_LSO_MSS_ACKREQ)

#define S_CPL_TX_TNL_LSO_MSS_SE         0
#define M_CPL_TX_TNL_LSO_MSS_SE         0x1
#define V_CPL_TX_TNL_LSO_MSS_SE(x)      ((x) << S_CPL_TX_TNL_LSO_MSS_SE)
#define G_CPL_TX_TNL_LSO_MSS_SE(x)              \
    (((x) >> S_CPL_TX_TNL_LSO_MSS_SE) & M_CPL_TX_TNL_LSO_MSS_SE)

struct cpl_rx_mps_pkt {
	__be32 op_to_r1_hi;
	__be32 r1_lo_length;
};

#define S_CPL_RX_MPS_PKT_OP     24
#define M_CPL_RX_MPS_PKT_OP     0xff
#define V_CPL_RX_MPS_PKT_OP(x)  ((x) << S_CPL_RX_MPS_PKT_OP)
#define G_CPL_RX_MPS_PKT_OP(x)  \
	(((x) >> S_CPL_RX_MPS_PKT_OP) & M_CPL_RX_MPS_PKT_OP)

#define S_CPL_RX_MPS_PKT_TYPE           20
#define M_CPL_RX_MPS_PKT_TYPE           0xf
#define V_CPL_RX_MPS_PKT_TYPE(x)        ((x) << S_CPL_RX_MPS_PKT_TYPE)
#define G_CPL_RX_MPS_PKT_TYPE(x)        \
	(((x) >> S_CPL_RX_MPS_PKT_TYPE) & M_CPL_RX_MPS_PKT_TYPE)

#define S_CPL_RX_MPS_PKT_LENGTH     0
#define M_CPL_RX_MPS_PKT_LENGTH     0xffff
#define V_CPL_RX_MPS_PKT_LENGTH(x)  ((x) << S_CPL_RX_MPS_PKT_LENGTH)
#define G_CPL_RX_MPS_PKT_LENGTH(x)  \
    (((x) >> S_CPL_RX_MPS_PKT_LENGTH) & M_CPL_RX_MPS_PKT_LENGTH)

/*
 * Values for CPL_RX_MPS_PKT_TYPE, a bit-wise orthogonal field.
 */
#define X_CPL_RX_MPS_PKT_TYPE_PAUSE	(1 << 0)
#define X_CPL_RX_MPS_PKT_TYPE_PPP	(1 << 1)
#define X_CPL_RX_MPS_PKT_TYPE_QFC	(1 << 2)
#define X_CPL_RX_MPS_PKT_TYPE_PTP	(1 << 3)

struct cpl_t7_rx_mps_pkt {
	RSS_HDR
	union opcode_tid ot;
	__be32 length_pkd;
};

#define S_CPL_T7_RX_MPS_PKT_TYPE	20
#define M_CPL_T7_RX_MPS_PKT_TYPE	0xf
#define V_CPL_T7_RX_MPS_PKT_TYPE(x)	((x) << S_CPL_T7_RX_MPS_PKT_TYPE)
#define G_CPL_T7_RX_MPS_PKT_TYPE(x)	\
    (((x) >> S_CPL_T7_RX_MPS_PKT_TYPE) & M_CPL_T7_RX_MPS_PKT_TYPE)

#define S_CPL_T7_RX_MPS_PKT_INTERFACE		16
#define M_CPL_T7_RX_MPS_PKT_INTERFACE		0xf
#define V_CPL_T7_RX_MPS_PKT_INTERFACE(x)	\
    ((x) << S_CPL_T7_RX_MPS_PKT_INTERFACE)
#define G_CPL_T7_RX_MPS_PKT_INTERFACE(x)	\
    (((x) >> S_CPL_T7_RX_MPS_PKT_INTERFACE) & M_CPL_T7_RX_MPS_PKT_INTERFACE)

#define S_CPL_T7_RX_MPS_PKT_TRUNCATED		7
#define M_CPL_T7_RX_MPS_PKT_TRUNCATED		0x1
#define V_CPL_T7_RX_MPS_PKT_TRUNCATED(x)	\
    ((x) << S_CPL_T7_RX_MPS_PKT_TRUNCATED)
#define G_CPL_T7_RX_MPS_PKT_TRUNCATED(x)	\
    (((x) >> S_CPL_T7_RX_MPS_PKT_TRUNCATED) & M_CPL_T7_RX_MPS_PKT_TRUNCATED)
#define F_CPL_T7_RX_MPS_PKT_TRUNCATED	V_CPL_T7_RX_MPS_PKT_TRUNCATED(1U)

#define S_CPL_T7_RX_MPS_PKT_PKTERR	6
#define M_CPL_T7_RX_MPS_PKT_PKTERR	0x1
#define V_CPL_T7_RX_MPS_PKT_PKTERR(x)	((x) << S_CPL_T7_RX_MPS_PKT_PKTERR)
#define G_CPL_T7_RX_MPS_PKT_PKTERR(x)	\
    (((x) >> S_CPL_T7_RX_MPS_PKT_PKTERR) & M_CPL_T7_RX_MPS_PKT_PKTERR)
#define F_CPL_T7_RX_MPS_PKT_PKTERR	V_CPL_T7_RX_MPS_PKT_PKTERR(1U)

#define S_CPL_T7_RX_MPS_PKT_LENGTH	0
#define M_CPL_T7_RX_MPS_PKT_LENGTH	0xffff
#define V_CPL_T7_RX_MPS_PKT_LENGTH(x)	((x) << S_CPL_T7_RX_MPS_PKT_LENGTH)
#define G_CPL_T7_RX_MPS_PKT_LENGTH(x)	\
    (((x) >> S_CPL_T7_RX_MPS_PKT_LENGTH) & M_CPL_T7_RX_MPS_PKT_LENGTH)

struct cpl_tx_tls_pdu {
	WR_HDR;
	union opcode_tid ot;
	__be32 pldlen_pkd;
	__be32 customtype_customprotover;
	__be32 r2_lo;
	__be32 scmd0[2];
	__be32 scmd1[2];
};

#define S_CPL_TX_TLS_PDU_DATATYPE	20
#define M_CPL_TX_TLS_PDU_DATATYPE	0xf
#define V_CPL_TX_TLS_PDU_DATATYPE(x)	((x) << S_CPL_TX_TLS_PDU_DATATYPE)
#define G_CPL_TX_TLS_PDU_DATATYPE(x)	\
    (((x) >> S_CPL_TX_TLS_PDU_DATATYPE) & M_CPL_TX_TLS_PDU_DATATYPE)

#define S_CPL_TX_TLS_PDU_CPLLEN		16
#define M_CPL_TX_TLS_PDU_CPLLEN		0xf
#define V_CPL_TX_TLS_PDU_CPLLEN(x)	((x) << S_CPL_TX_TLS_PDU_CPLLEN)
#define G_CPL_TX_TLS_PDU_CPLLEN(x)	\
    (((x) >> S_CPL_TX_TLS_PDU_CPLLEN) & M_CPL_TX_TLS_PDU_CPLLEN)

#define S_CPL_TX_TLS_PDU_PLDLEN		0
#define M_CPL_TX_TLS_PDU_PLDLEN		0xfffff
#define V_CPL_TX_TLS_PDU_PLDLEN(x)	((x) << S_CPL_TX_TLS_PDU_PLDLEN)
#define G_CPL_TX_TLS_PDU_PLDLEN(x)	\
    (((x) >> S_CPL_TX_TLS_PDU_PLDLEN) & M_CPL_TX_TLS_PDU_PLDLEN)

#define S_CPL_TX_TLS_PDU_CUSTOMTYPE	24
#define M_CPL_TX_TLS_PDU_CUSTOMTYPE	0xff
#define V_CPL_TX_TLS_PDU_CUSTOMTYPE(x)	((x) << S_CPL_TX_TLS_PDU_CUSTOMTYPE)
#define G_CPL_TX_TLS_PDU_CUSTOMTYPE(x)	\
    (((x) >> S_CPL_TX_TLS_PDU_CUSTOMTYPE) & M_CPL_TX_TLS_PDU_CUSTOMTYPE)

#define S_CPL_TX_TLS_PDU_CUSTOMPROTOVER	8
#define M_CPL_TX_TLS_PDU_CUSTOMPROTOVER	0xffff
#define V_CPL_TX_TLS_PDU_CUSTOMPROTOVER(x) \
    ((x) << S_CPL_TX_TLS_PDU_CUSTOMPROTOVER)
#define G_CPL_TX_TLS_PDU_CUSTOMPROTOVER(x) \
    (((x) >> S_CPL_TX_TLS_PDU_CUSTOMPROTOVER) & \
     M_CPL_TX_TLS_PDU_CUSTOMPROTOVER)

struct cpl_tx_tls_sfo {
	__be32 op_to_seg_len;
	__be32 pld_len;
	__be32 type_protover;
	__be32 r1_lo;
	__be32 seqno_numivs;
	__be32 ivgen_hdrlen;
	__be64 scmd1;
};

/* cpl_tx_tls_sfo macros */
#define S_CPL_TX_TLS_SFO_OPCODE         24
#define M_CPL_TX_TLS_SFO_OPCODE         0xff
#define V_CPL_TX_TLS_SFO_OPCODE(x)      ((x) << S_CPL_TX_TLS_SFO_OPCODE)
#define G_CPL_TX_TLS_SFO_OPCODE(x)      \
	(((x) >> S_CPL_TX_TLS_SFO_OPCODE) & M_CPL_TX_TLS_SFO_OPCODE)

#define S_CPL_TX_TLS_SFO_DATA_TYPE      20
#define M_CPL_TX_TLS_SFO_DATA_TYPE      0xf
#define V_CPL_TX_TLS_SFO_DATA_TYPE(x)   ((x) << S_CPL_TX_TLS_SFO_DATA_TYPE)
#define G_CPL_TX_TLS_SFO_DATA_TYPE(x)   \
	(((x) >> S_CPL_TX_TLS_SFO_DATA_TYPE) & M_CPL_TX_TLS_SFO_DATA_TYPE)

#define S_CPL_TX_TLS_SFO_CPL_LEN        16
#define M_CPL_TX_TLS_SFO_CPL_LEN        0xf
#define V_CPL_TX_TLS_SFO_CPL_LEN(x)     ((x) << S_CPL_TX_TLS_SFO_CPL_LEN)
#define G_CPL_TX_TLS_SFO_CPL_LEN(x)     \
	(((x) >> S_CPL_TX_TLS_SFO_CPL_LEN) & M_CPL_TX_TLS_SFO_CPL_LEN)

#define S_CPL_TX_TLS_SFO_SEG_LEN        0
#define M_CPL_TX_TLS_SFO_SEG_LEN        0xffff
#define V_CPL_TX_TLS_SFO_SEG_LEN(x)     ((x) << S_CPL_TX_TLS_SFO_SEG_LEN)
#define G_CPL_TX_TLS_SFO_SEG_LEN(x)     \
	(((x) >> S_CPL_TX_TLS_SFO_SEG_LEN) & M_CPL_TX_TLS_SFO_SEG_LEN)

#define S_CPL_TX_TLS_SFO_PLDLEN		0
#define M_CPL_TX_TLS_SFO_PLDLEN		0xfffff
#define V_CPL_TX_TLS_SFO_PLDLEN(x)	((x) << S_CPL_TX_TLS_SFO_PLDLEN)
#define G_CPL_TX_TLS_SFO_PLDLEN(x)	\
    (((x) >> S_CPL_TX_TLS_SFO_PLDLEN) & M_CPL_TX_TLS_SFO_PLDLEN)

#define S_CPL_TX_TLS_SFO_TYPE           24
#define M_CPL_TX_TLS_SFO_TYPE           0xff
#define V_CPL_TX_TLS_SFO_TYPE(x)        ((x) << S_CPL_TX_TLS_SFO_TYPE)
#define G_CPL_TX_TLS_SFO_TYPE(x)        \
    (((x) >> S_CPL_TX_TLS_SFO_TYPE) & M_CPL_TX_TLS_SFO_TYPE)

#define S_CPL_TX_TLS_SFO_PROTOVER       8
#define M_CPL_TX_TLS_SFO_PROTOVER       0xffff
#define V_CPL_TX_TLS_SFO_PROTOVER(x)    ((x) << S_CPL_TX_TLS_SFO_PROTOVER)
#define G_CPL_TX_TLS_SFO_PROTOVER(x)    \
    (((x) >> S_CPL_TX_TLS_SFO_PROTOVER) & M_CPL_TX_TLS_SFO_PROTOVER)

struct cpl_tls_data {
	RSS_HDR
	union opcode_tid ot;
	__be32 length_pkd;
	__be32 seq;
	__be32 r1;
};

#define S_CPL_TLS_DATA_OPCODE           24
#define M_CPL_TLS_DATA_OPCODE           0xff
#define V_CPL_TLS_DATA_OPCODE(x)        ((x) << S_CPL_TLS_DATA_OPCODE)
#define G_CPL_TLS_DATA_OPCODE(x)        \
	(((x) >> S_CPL_TLS_DATA_OPCODE) & M_CPL_TLS_DATA_OPCODE)

#define S_CPL_TLS_DATA_TID              0
#define M_CPL_TLS_DATA_TID              0xffffff
#define V_CPL_TLS_DATA_TID(x)           ((x) << S_CPL_TLS_DATA_TID)
#define G_CPL_TLS_DATA_TID(x)           \
	(((x) >> S_CPL_TLS_DATA_TID) & M_CPL_TLS_DATA_TID)

#define S_CPL_TLS_DATA_LENGTH           0
#define M_CPL_TLS_DATA_LENGTH           0xffff
#define V_CPL_TLS_DATA_LENGTH(x)        ((x) << S_CPL_TLS_DATA_LENGTH)
#define G_CPL_TLS_DATA_LENGTH(x)        \
	(((x) >> S_CPL_TLS_DATA_LENGTH) & M_CPL_TLS_DATA_LENGTH)

struct cpl_rx_tls_cmp {
	RSS_HDR
	union opcode_tid ot;
	__be32 pdulength_length;
	__be32 seq;
	__be32 ddp_report;
	__be32 r;
	__be32 ddp_valid;
};

#define S_CPL_RX_TLS_CMP_OPCODE         24
#define M_CPL_RX_TLS_CMP_OPCODE         0xff
#define V_CPL_RX_TLS_CMP_OPCODE(x)      ((x) << S_CPL_RX_TLS_CMP_OPCODE)
#define G_CPL_RX_TLS_CMP_OPCODE(x)      \
	(((x) >> S_CPL_RX_TLS_CMP_OPCODE) & M_CPL_RX_TLS_CMP_OPCODE)

#define S_CPL_RX_TLS_CMP_TID            0
#define M_CPL_RX_TLS_CMP_TID            0xffffff
#define V_CPL_RX_TLS_CMP_TID(x)         ((x) << S_CPL_RX_TLS_CMP_TID)
#define G_CPL_RX_TLS_CMP_TID(x)         \
	(((x) >> S_CPL_RX_TLS_CMP_TID) & M_CPL_RX_TLS_CMP_TID)

#define S_CPL_RX_TLS_CMP_PDULENGTH      16
#define M_CPL_RX_TLS_CMP_PDULENGTH      0xffff
#define V_CPL_RX_TLS_CMP_PDULENGTH(x)   ((x) << S_CPL_RX_TLS_CMP_PDULENGTH)
#define G_CPL_RX_TLS_CMP_PDULENGTH(x)   \
	(((x) >> S_CPL_RX_TLS_CMP_PDULENGTH) & M_CPL_RX_TLS_CMP_PDULENGTH)

#define S_CPL_RX_TLS_CMP_LENGTH         0
#define M_CPL_RX_TLS_CMP_LENGTH         0xffff
#define V_CPL_RX_TLS_CMP_LENGTH(x)      ((x) << S_CPL_RX_TLS_CMP_LENGTH)
#define G_CPL_RX_TLS_CMP_LENGTH(x)      \
	(((x) >> S_CPL_RX_TLS_CMP_LENGTH) & M_CPL_RX_TLS_CMP_LENGTH)

#define S_SCMD_SEQ_NO_CTRL      29
#define M_SCMD_SEQ_NO_CTRL      0x3
#define V_SCMD_SEQ_NO_CTRL(x)   ((x) << S_SCMD_SEQ_NO_CTRL)
#define G_SCMD_SEQ_NO_CTRL(x)   \
	(((x) >> S_SCMD_SEQ_NO_CTRL) & M_SCMD_SEQ_NO_CTRL)

/* StsFieldPrsnt- Status field at the end of the TLS PDU */
#define S_SCMD_STATUS_PRESENT   28
#define M_SCMD_STATUS_PRESENT   0x1
#define V_SCMD_STATUS_PRESENT(x)    ((x) << S_SCMD_STATUS_PRESENT)
#define G_SCMD_STATUS_PRESENT(x)    \
	(((x) >> S_SCMD_STATUS_PRESENT) & M_SCMD_STATUS_PRESENT)
#define F_SCMD_STATUS_PRESENT   V_SCMD_STATUS_PRESENT(1U)

/* ProtoVersion - Protocol Version 0: 1.2, 1:1.1, 2:DTLS, 3:Generic,
 * 3-15: Reserved. */
#define S_SCMD_PROTO_VERSION    24
#define M_SCMD_PROTO_VERSION    0xf
#define V_SCMD_PROTO_VERSION(x) ((x) << S_SCMD_PROTO_VERSION)
#define G_SCMD_PROTO_VERSION(x) \
	(((x) >> S_SCMD_PROTO_VERSION) & M_SCMD_PROTO_VERSION)

/* EncDecCtrl - Encryption/Decryption Control. 0: Encrypt, 1: Decrypt */
#define S_SCMD_ENC_DEC_CTRL     23
#define M_SCMD_ENC_DEC_CTRL     0x1
#define V_SCMD_ENC_DEC_CTRL(x)  ((x) << S_SCMD_ENC_DEC_CTRL)
#define G_SCMD_ENC_DEC_CTRL(x)  \
	(((x) >> S_SCMD_ENC_DEC_CTRL) & M_SCMD_ENC_DEC_CTRL)
#define F_SCMD_ENC_DEC_CTRL V_SCMD_ENC_DEC_CTRL(1U)

/* CipherAuthSeqCtrl - Cipher Authentication Sequence Control. */
#define S_SCMD_CIPH_AUTH_SEQ_CTRL       22
#define M_SCMD_CIPH_AUTH_SEQ_CTRL       0x1
#define V_SCMD_CIPH_AUTH_SEQ_CTRL(x)    \
	((x) << S_SCMD_CIPH_AUTH_SEQ_CTRL)
#define G_SCMD_CIPH_AUTH_SEQ_CTRL(x)    \
	(((x) >> S_SCMD_CIPH_AUTH_SEQ_CTRL) & M_SCMD_CIPH_AUTH_SEQ_CTRL)
#define F_SCMD_CIPH_AUTH_SEQ_CTRL   V_SCMD_CIPH_AUTH_SEQ_CTRL(1U)

/* CiphMode -  Cipher Mode. 0: NOP, 1:AES-CBC, 2:AES-GCM, 3:AES-CTR,
 * 4:Generic-AES, 5-15: Reserved. */
#define S_SCMD_CIPH_MODE    18
#define M_SCMD_CIPH_MODE    0xf
#define V_SCMD_CIPH_MODE(x) ((x) << S_SCMD_CIPH_MODE)
#define G_SCMD_CIPH_MODE(x) \
	(((x) >> S_SCMD_CIPH_MODE) & M_SCMD_CIPH_MODE)

/* AuthMode - Auth Mode. 0: NOP, 1:SHA1, 2:SHA2-224, 3:SHA2-256
 * 4-15: Reserved */
#define S_SCMD_AUTH_MODE    14
#define M_SCMD_AUTH_MODE    0xf
#define V_SCMD_AUTH_MODE(x) ((x) << S_SCMD_AUTH_MODE)
#define G_SCMD_AUTH_MODE(x) \
	(((x) >> S_SCMD_AUTH_MODE) & M_SCMD_AUTH_MODE)

/* HmacCtrl - HMAC Control. 0:NOP, 1:No truncation, 2:Support HMAC Truncation
 * per RFC 4366, 3:IPSec 96 bits, 4-7:Reserved
 */
#define S_SCMD_HMAC_CTRL    11
#define M_SCMD_HMAC_CTRL    0x7
#define V_SCMD_HMAC_CTRL(x) ((x) << S_SCMD_HMAC_CTRL)
#define G_SCMD_HMAC_CTRL(x) \
	(((x) >> S_SCMD_HMAC_CTRL) & M_SCMD_HMAC_CTRL)

/* IvSize - IV size in units of 2 bytes */
#define S_SCMD_IV_SIZE  7
#define M_SCMD_IV_SIZE  0xf
#define V_SCMD_IV_SIZE(x)   ((x) << S_SCMD_IV_SIZE)
#define G_SCMD_IV_SIZE(x)   \
	(((x) >> S_SCMD_IV_SIZE) & M_SCMD_IV_SIZE)

/* NumIVs - Number of IVs */
#define S_SCMD_NUM_IVS  0
#define M_SCMD_NUM_IVS  0x7f
#define V_SCMD_NUM_IVS(x)   ((x) << S_SCMD_NUM_IVS)
#define G_SCMD_NUM_IVS(x)   \
	(((x) >> S_SCMD_NUM_IVS) & M_SCMD_NUM_IVS)

/* EnbDbgId - If this is enabled upper 20 (63:44) bits if SeqNumber
 * (below) are used as Cid (connection id for debug status), these
 * bits are padded to zero for forming the 64 bit
 * sequence number for TLS
 */
#define S_SCMD_ENB_DBGID  31
#define M_SCMD_ENB_DBGID  0x1
#define V_SCMD_ENB_DBGID(x)   ((x) << S_SCMD_ENB_DBGID)
#define G_SCMD_ENB_DBGID(x)   \
	(((x) >> S_SCMD_ENB_DBGID) & M_SCMD_ENB_DBGID)

/* IV generation in SW. */
#define S_SCMD_IV_GEN_CTRL      30
#define M_SCMD_IV_GEN_CTRL      0x1
#define V_SCMD_IV_GEN_CTRL(x)   ((x) << S_SCMD_IV_GEN_CTRL)
#define G_SCMD_IV_GEN_CTRL(x)   \
	(((x) >> S_SCMD_IV_GEN_CTRL) & M_SCMD_IV_GEN_CTRL)
#define F_SCMD_IV_GEN_CTRL  V_SCMD_IV_GEN_CTRL(1U)

/* More frags */
#define S_SCMD_MORE_FRAGS   20
#define M_SCMD_MORE_FRAGS   0x1
#define V_SCMD_MORE_FRAGS(x)    ((x) << S_SCMD_MORE_FRAGS)
#define G_SCMD_MORE_FRAGS(x)    (((x) >> S_SCMD_MORE_FRAGS) & M_SCMD_MORE_FRAGS)

/*last frag */
#define S_SCMD_LAST_FRAG    19
#define M_SCMD_LAST_FRAG    0x1
#define V_SCMD_LAST_FRAG(x) ((x) << S_SCMD_LAST_FRAG)
#define G_SCMD_LAST_FRAG(x) (((x) >> S_SCMD_LAST_FRAG) & M_SCMD_LAST_FRAG)

/* TlsCompPdu */
#define S_SCMD_TLS_COMPPDU    18
#define M_SCMD_TLS_COMPPDU    0x1
#define V_SCMD_TLS_COMPPDU(x) ((x) << S_SCMD_TLS_COMPPDU)
#define G_SCMD_TLS_COMPPDU(x) (((x) >> S_SCMD_TLS_COMPPDU) & M_SCMD_TLS_COMPPDU)

/* KeyCntxtInline - Key context inline after the scmd  OR PayloadOnly*/
#define S_SCMD_KEY_CTX_INLINE   17
#define M_SCMD_KEY_CTX_INLINE   0x1
#define V_SCMD_KEY_CTX_INLINE(x)    ((x) << S_SCMD_KEY_CTX_INLINE)
#define G_SCMD_KEY_CTX_INLINE(x)    \
	(((x) >> S_SCMD_KEY_CTX_INLINE) & M_SCMD_KEY_CTX_INLINE)
#define F_SCMD_KEY_CTX_INLINE   V_SCMD_KEY_CTX_INLINE(1U)

/* TLSFragEnable - 0: Host created TLS PDUs, 1: TLS Framgmentation in ASIC */
#define S_SCMD_TLS_FRAG_ENABLE  16
#define M_SCMD_TLS_FRAG_ENABLE  0x1
#define V_SCMD_TLS_FRAG_ENABLE(x)   ((x) << S_SCMD_TLS_FRAG_ENABLE)
#define G_SCMD_TLS_FRAG_ENABLE(x)   \
	(((x) >> S_SCMD_TLS_FRAG_ENABLE) & M_SCMD_TLS_FRAG_ENABLE)
#define F_SCMD_TLS_FRAG_ENABLE  V_SCMD_TLS_FRAG_ENABLE(1U)

/* MacOnly - Only send the MAC and discard PDU. This is valid for hash only
 * modes, in this case TLS_TX  will drop the PDU and only
 * send back the MAC bytes. */
#define S_SCMD_MAC_ONLY 15
#define M_SCMD_MAC_ONLY 0x1
#define V_SCMD_MAC_ONLY(x)  ((x) << S_SCMD_MAC_ONLY)
#define G_SCMD_MAC_ONLY(x)  \
	(((x) >> S_SCMD_MAC_ONLY) & M_SCMD_MAC_ONLY)
#define F_SCMD_MAC_ONLY V_SCMD_MAC_ONLY(1U)

/* AadIVDrop - Drop the AAD and IV fields. Useful in protocols
 * which have complex AAD and IV formations Eg:AES-CCM
 */
#define S_SCMD_AADIVDROP 14
#define M_SCMD_AADIVDROP 0x1
#define V_SCMD_AADIVDROP(x)  ((x) << S_SCMD_AADIVDROP)
#define G_SCMD_AADIVDROP(x)  \
	(((x) >> S_SCMD_AADIVDROP) & M_SCMD_AADIVDROP)
#define F_SCMD_AADIVDROP V_SCMD_AADIVDROP(1U)

/* HdrLength - Length of all headers excluding TLS header
 * present before start of crypto PDU/payload. */
#define S_SCMD_HDR_LEN  0
#define M_SCMD_HDR_LEN  0x3fff
#define V_SCMD_HDR_LEN(x)   ((x) << S_SCMD_HDR_LEN)
#define G_SCMD_HDR_LEN(x)   \
	(((x) >> S_SCMD_HDR_LEN) & M_SCMD_HDR_LEN)

struct cpl_rx_pkt_ipsec {
	RSS_HDR
	union opcode_tid ot;
	__be16 vlan;
	__be16 length;
	__be32 rxchannel_to_ethhdrlen;
	__be32 iphdrlen_to_rxerror;
	__be64 timestamp;
};

#define S_CPL_RX_PKT_IPSEC_OPCODE	24
#define M_CPL_RX_PKT_IPSEC_OPCODE	0xff
#define V_CPL_RX_PKT_IPSEC_OPCODE(x)	((x) << S_CPL_RX_PKT_IPSEC_OPCODE)
#define G_CPL_RX_PKT_IPSEC_OPCODE(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_OPCODE) & M_CPL_RX_PKT_IPSEC_OPCODE)

#define S_CPL_RX_PKT_IPSEC_IPFRAG	23
#define M_CPL_RX_PKT_IPSEC_IPFRAG	0x1
#define V_CPL_RX_PKT_IPSEC_IPFRAG(x)	((x) << S_CPL_RX_PKT_IPSEC_IPFRAG)
#define G_CPL_RX_PKT_IPSEC_IPFRAG(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_IPFRAG) & M_CPL_RX_PKT_IPSEC_IPFRAG)
#define F_CPL_RX_PKT_IPSEC_IPFRAG	V_CPL_RX_PKT_IPSEC_IPFRAG(1U)

#define S_CPL_RX_PKT_IPSEC_VLAN_EX	22
#define M_CPL_RX_PKT_IPSEC_VLAN_EX	0x1
#define V_CPL_RX_PKT_IPSEC_VLAN_EX(x)	((x) << S_CPL_RX_PKT_IPSEC_VLAN_EX)
#define G_CPL_RX_PKT_IPSEC_VLAN_EX(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_VLAN_EX) & M_CPL_RX_PKT_IPSEC_VLAN_EX)
#define F_CPL_RX_PKT_IPSEC_VLAN_EX	V_CPL_RX_PKT_IPSEC_VLAN_EX(1U)

#define S_CPL_RX_PKT_IPSEC_IPMI		21
#define M_CPL_RX_PKT_IPSEC_IPMI		0x1
#define V_CPL_RX_PKT_IPSEC_IPMI(x)	((x) << S_CPL_RX_PKT_IPSEC_IPMI)
#define G_CPL_RX_PKT_IPSEC_IPMI(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_IPMI) & M_CPL_RX_PKT_IPSEC_IPMI)
#define F_CPL_RX_PKT_IPSEC_IPMI		V_CPL_RX_PKT_IPSEC_IPMI(1U)

#define S_CPL_RX_PKT_IPSEC_INTERFACE	16
#define M_CPL_RX_PKT_IPSEC_INTERFACE	0xf
#define V_CPL_RX_PKT_IPSEC_INTERFACE(x)	((x) << S_CPL_RX_PKT_IPSEC_INTERFACE)
#define G_CPL_RX_PKT_IPSEC_INTERFACE(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_INTERFACE) & M_CPL_RX_PKT_IPSEC_INTERFACE)

#define S_CPL_RX_PKT_IPSEC_IPSECEXTERR	12
#define M_CPL_RX_PKT_IPSEC_IPSECEXTERR	0xf
#define V_CPL_RX_PKT_IPSEC_IPSECEXTERR(x) \
    ((x) << S_CPL_RX_PKT_IPSEC_IPSECEXTERR)
#define G_CPL_RX_PKT_IPSEC_IPSECEXTERR(x) \
    (((x) >> S_CPL_RX_PKT_IPSEC_IPSECEXTERR) & M_CPL_RX_PKT_IPSEC_IPSECEXTERR)

#define S_CPL_RX_PKT_IPSEC_IPSECTYPE	10
#define M_CPL_RX_PKT_IPSEC_IPSECTYPE	0x3
#define V_CPL_RX_PKT_IPSEC_IPSECTYPE(x)	((x) << S_CPL_RX_PKT_IPSEC_IPSECTYPE)
#define G_CPL_RX_PKT_IPSEC_IPSECTYPE(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_IPSECTYPE) & M_CPL_RX_PKT_IPSEC_IPSECTYPE)

#define S_CPL_RX_PKT_IPSEC_OUTIPHDRLEN	0
#define M_CPL_RX_PKT_IPSEC_OUTIPHDRLEN	0x3ff
#define V_CPL_RX_PKT_IPSEC_OUTIPHDRLEN(x) \
    ((x) << S_CPL_RX_PKT_IPSEC_OUTIPHDRLEN)
#define G_CPL_RX_PKT_IPSEC_OUTIPHDRLEN(x) \
    (((x) >> S_CPL_RX_PKT_IPSEC_OUTIPHDRLEN) & M_CPL_RX_PKT_IPSEC_OUTIPHDRLEN)

#define S_CPL_RX_PKT_IPSEC_RXCHANNEL	28
#define M_CPL_RX_PKT_IPSEC_RXCHANNEL	0xf
#define V_CPL_RX_PKT_IPSEC_RXCHANNEL(x)	((x) << S_CPL_RX_PKT_IPSEC_RXCHANNEL)
#define G_CPL_RX_PKT_IPSEC_RXCHANNEL(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_RXCHANNEL) & M_CPL_RX_PKT_IPSEC_RXCHANNEL)

#define S_CPL_RX_PKT_IPSEC_FLAGS	20
#define M_CPL_RX_PKT_IPSEC_FLAGS	0xff
#define V_CPL_RX_PKT_IPSEC_FLAGS(x)	((x) << S_CPL_RX_PKT_IPSEC_FLAGS)
#define G_CPL_RX_PKT_IPSEC_FLAGS(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_FLAGS) & M_CPL_RX_PKT_IPSEC_FLAGS)

#define S_CPL_RX_PKT_IPSEC_MACMATCHTYPE	17
#define M_CPL_RX_PKT_IPSEC_MACMATCHTYPE	0x7
#define V_CPL_RX_PKT_IPSEC_MACMATCHTYPE(x) \
    ((x) << S_CPL_RX_PKT_IPSEC_MACMATCHTYPE)
#define G_CPL_RX_PKT_IPSEC_MACMATCHTYPE(x) \
    (((x) >> S_CPL_RX_PKT_IPSEC_MACMATCHTYPE) & \
     M_CPL_RX_PKT_IPSEC_MACMATCHTYPE)

#define S_CPL_RX_PKT_IPSEC_MACINDEX	8
#define M_CPL_RX_PKT_IPSEC_MACINDEX	0x1ff
#define V_CPL_RX_PKT_IPSEC_MACINDEX(x)	((x) << S_CPL_RX_PKT_IPSEC_MACINDEX)
#define G_CPL_RX_PKT_IPSEC_MACINDEX(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_MACINDEX) & M_CPL_RX_PKT_IPSEC_MACINDEX)

#define S_CPL_RX_PKT_IPSEC_ETHHDRLEN	0
#define M_CPL_RX_PKT_IPSEC_ETHHDRLEN	0xff
#define V_CPL_RX_PKT_IPSEC_ETHHDRLEN(x)	((x) << S_CPL_RX_PKT_IPSEC_ETHHDRLEN)
#define G_CPL_RX_PKT_IPSEC_ETHHDRLEN(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_ETHHDRLEN) & M_CPL_RX_PKT_IPSEC_ETHHDRLEN)

#define S_CPL_RX_PKT_IPSEC_IPHDRLEN	22
#define M_CPL_RX_PKT_IPSEC_IPHDRLEN	0x3ff
#define V_CPL_RX_PKT_IPSEC_IPHDRLEN(x)	((x) << S_CPL_RX_PKT_IPSEC_IPHDRLEN)
#define G_CPL_RX_PKT_IPSEC_IPHDRLEN(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_IPHDRLEN) & M_CPL_RX_PKT_IPSEC_IPHDRLEN)

#define S_CPL_RX_PKT_IPSEC_TCPHDRLEN	16
#define M_CPL_RX_PKT_IPSEC_TCPHDRLEN	0x3f
#define V_CPL_RX_PKT_IPSEC_TCPHDRLEN(x)	((x) << S_CPL_RX_PKT_IPSEC_TCPHDRLEN)
#define G_CPL_RX_PKT_IPSEC_TCPHDRLEN(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_TCPHDRLEN) & M_CPL_RX_PKT_IPSEC_TCPHDRLEN)

#define S_CPL_RX_PKT_IPSEC_RXERROR	0
#define M_CPL_RX_PKT_IPSEC_RXERROR	0xffff
#define V_CPL_RX_PKT_IPSEC_RXERROR(x)	((x) << S_CPL_RX_PKT_IPSEC_RXERROR)
#define G_CPL_RX_PKT_IPSEC_RXERROR(x)	\
    (((x) >> S_CPL_RX_PKT_IPSEC_RXERROR) & M_CPL_RX_PKT_IPSEC_RXERROR)

struct cpl_tx_sec_pdu {
	__be32 op_ivinsrtofst;
	__be32 pldlen;
	__be32 aadstart_cipherstop_hi;
	__be32 cipherstop_lo_authinsert;
	__be32 seqno_numivs;
	__be32 ivgen_hdrlen;
	__be64 scmd1;
};

#define S_CPL_TX_SEC_PDU_OPCODE     24
#define M_CPL_TX_SEC_PDU_OPCODE     0xff
#define V_CPL_TX_SEC_PDU_OPCODE(x)  ((x) << S_CPL_TX_SEC_PDU_OPCODE)
#define G_CPL_TX_SEC_PDU_OPCODE(x)  \
	(((x) >> S_CPL_TX_SEC_PDU_OPCODE) & M_CPL_TX_SEC_PDU_OPCODE)

/* RX Channel Id */
#define S_CPL_TX_SEC_PDU_RXCHID  22
#define M_CPL_TX_SEC_PDU_RXCHID  0x1
#define V_CPL_TX_SEC_PDU_RXCHID(x)   ((x) << S_CPL_TX_SEC_PDU_RXCHID)
#define G_CPL_TX_SEC_PDU_RXCHID(x)   \
(((x) >> S_CPL_TX_SEC_PDU_RXCHID) & M_CPL_TX_SEC_PDU_RXCHID)
#define F_CPL_TX_SEC_PDU_RXCHID  V_CPL_TX_SEC_PDU_RXCHID(1U)

#define S_T7_CPL_TX_SEC_PDU_RXCHID  22
#define M_T7_CPL_TX_SEC_PDU_RXCHID  0x3
#define V_T7_CPL_TX_SEC_PDU_RXCHID(x)   ((x) << S_T7_CPL_TX_SEC_PDU_RXCHID)
#define G_T7_CPL_TX_SEC_PDU_RXCHID(x)   \
(((x) >> S_T7_CPL_TX_SEC_PDU_RXCHID) & M_T7_CPL_TX_SEC_PDU_RXCHID)
#define F_T7_CPL_TX_SEC_PDU_RXCHID  V_T7_CPL_TX_SEC_PDU_RXCHID(1U)

/* Ack Follows */
#define S_CPL_TX_SEC_PDU_ACKFOLLOWS  21
#define M_CPL_TX_SEC_PDU_ACKFOLLOWS  0x1
#define V_CPL_TX_SEC_PDU_ACKFOLLOWS(x)   ((x) << S_CPL_TX_SEC_PDU_ACKFOLLOWS)
#define G_CPL_TX_SEC_PDU_ACKFOLLOWS(x)   \
(((x) >> S_CPL_TX_SEC_PDU_ACKFOLLOWS) & M_CPL_TX_SEC_PDU_ACKFOLLOWS)
#define F_CPL_TX_SEC_PDU_ACKFOLLOWS  V_CPL_TX_SEC_PDU_ACKFOLLOWS(1U)

/* Loopback bit in cpl_tx_sec_pdu */
#define S_CPL_TX_SEC_PDU_ULPTXLPBK  20
#define M_CPL_TX_SEC_PDU_ULPTXLPBK  0x1
#define V_CPL_TX_SEC_PDU_ULPTXLPBK(x)   ((x) << S_CPL_TX_SEC_PDU_ULPTXLPBK)
#define G_CPL_TX_SEC_PDU_ULPTXLPBK(x)   \
(((x) >> S_CPL_TX_SEC_PDU_ULPTXLPBK) & M_CPL_TX_SEC_PDU_ULPTXLPBK)
#define F_CPL_TX_SEC_PDU_ULPTXLPBK  V_CPL_TX_SEC_PDU_ULPTXLPBK(1U)

/* Length of cpl header encapsulated */
#define S_CPL_TX_SEC_PDU_CPLLEN     16
#define M_CPL_TX_SEC_PDU_CPLLEN     0xf
#define V_CPL_TX_SEC_PDU_CPLLEN(x)  ((x) << S_CPL_TX_SEC_PDU_CPLLEN)
#define G_CPL_TX_SEC_PDU_CPLLEN(x)  \
	(((x) >> S_CPL_TX_SEC_PDU_CPLLEN) & M_CPL_TX_SEC_PDU_CPLLEN)

#define S_CPL_TX_SEC_PDU_ACKNEXT	15
#define M_CPL_TX_SEC_PDU_ACKNEXT	0x1
#define V_CPL_TX_SEC_PDU_ACKNEXT(x)	((x) << S_CPL_TX_SEC_PDU_ACKNEXT)
#define G_CPL_TX_SEC_PDU_ACKNEXT(x)	\
    (((x) >> S_CPL_TX_SEC_PDU_ACKNEXT) & M_CPL_TX_SEC_PDU_ACKNEXT)
#define F_CPL_TX_SEC_PDU_ACKNEXT	V_CPL_TX_SEC_PDU_ACKNEXT(1U)

/* PlaceHolder */
#define S_CPL_TX_SEC_PDU_PLACEHOLDER    10
#define M_CPL_TX_SEC_PDU_PLACEHOLDER    0x1
#define V_CPL_TX_SEC_PDU_PLACEHOLDER(x) ((x) << S_CPL_TX_SEC_PDU_PLACEHOLDER)
#define G_CPL_TX_SEC_PDU_PLACEHOLDER(x) \
	(((x) >> S_CPL_TX_SEC_PDU_PLACEHOLDER) & \
	 M_CPL_TX_SEC_PDU_PLACEHOLDER)

/* IvInsrtOffset: Insertion location for IV */
#define S_CPL_TX_SEC_PDU_IVINSRTOFST    0
#define M_CPL_TX_SEC_PDU_IVINSRTOFST    0x3ff
#define V_CPL_TX_SEC_PDU_IVINSRTOFST(x) ((x) << S_CPL_TX_SEC_PDU_IVINSRTOFST)
#define G_CPL_TX_SEC_PDU_IVINSRTOFST(x) \
	(((x) >> S_CPL_TX_SEC_PDU_IVINSRTOFST) & \
	 M_CPL_TX_SEC_PDU_IVINSRTOFST)

#define S_CPL_TX_SEC_PDU_PLDLEN		0
#define M_CPL_TX_SEC_PDU_PLDLEN		0xfffff
#define V_CPL_TX_SEC_PDU_PLDLEN(x)	((x) << S_CPL_TX_SEC_PDU_PLDLEN)
#define G_CPL_TX_SEC_PDU_PLDLEN(x)	\
    (((x) >> S_CPL_TX_SEC_PDU_PLDLEN) & M_CPL_TX_SEC_PDU_PLDLEN)

/* AadStartOffset: Offset in bytes for AAD start from
 * the first byte following
 * the pkt headers (0-255
 *  bytes) */
#define S_CPL_TX_SEC_PDU_AADSTART   24
#define M_CPL_TX_SEC_PDU_AADSTART   0xff
#define V_CPL_TX_SEC_PDU_AADSTART(x)    ((x) << S_CPL_TX_SEC_PDU_AADSTART)
#define G_CPL_TX_SEC_PDU_AADSTART(x)    \
	(((x) >> S_CPL_TX_SEC_PDU_AADSTART) & \
	 M_CPL_TX_SEC_PDU_AADSTART)

/* AadStopOffset: offset in bytes for AAD stop/end from the first byte following
 * the pkt headers (0-511 bytes) */
#define S_CPL_TX_SEC_PDU_AADSTOP    15
#define M_CPL_TX_SEC_PDU_AADSTOP    0x1ff
#define V_CPL_TX_SEC_PDU_AADSTOP(x) ((x) << S_CPL_TX_SEC_PDU_AADSTOP)
#define G_CPL_TX_SEC_PDU_AADSTOP(x) \
	(((x) >> S_CPL_TX_SEC_PDU_AADSTOP) & M_CPL_TX_SEC_PDU_AADSTOP)

/* CipherStartOffset: offset in bytes for encryption/decryption start from the
 * first byte following the pkt headers (0-1023
 *  bytes) */
#define S_CPL_TX_SEC_PDU_CIPHERSTART    5
#define M_CPL_TX_SEC_PDU_CIPHERSTART    0x3ff
#define V_CPL_TX_SEC_PDU_CIPHERSTART(x) ((x) << S_CPL_TX_SEC_PDU_CIPHERSTART)
#define G_CPL_TX_SEC_PDU_CIPHERSTART(x) \
	(((x) >> S_CPL_TX_SEC_PDU_CIPHERSTART) & \
	 M_CPL_TX_SEC_PDU_CIPHERSTART)

/* CipherStopOffset: offset in bytes for encryption/decryption end
 * from end of the payload of this command (0-511 bytes) */
#define S_CPL_TX_SEC_PDU_CIPHERSTOP_HI      0
#define M_CPL_TX_SEC_PDU_CIPHERSTOP_HI      0x1f
#define V_CPL_TX_SEC_PDU_CIPHERSTOP_HI(x)   \
	((x) << S_CPL_TX_SEC_PDU_CIPHERSTOP_HI)
#define G_CPL_TX_SEC_PDU_CIPHERSTOP_HI(x)   \
	(((x) >> S_CPL_TX_SEC_PDU_CIPHERSTOP_HI) & \
	 M_CPL_TX_SEC_PDU_CIPHERSTOP_HI)

#define S_CPL_TX_SEC_PDU_CIPHERSTOP_LO      28
#define M_CPL_TX_SEC_PDU_CIPHERSTOP_LO      0xf
#define V_CPL_TX_SEC_PDU_CIPHERSTOP_LO(x)   \
	((x) << S_CPL_TX_SEC_PDU_CIPHERSTOP_LO)
#define G_CPL_TX_SEC_PDU_CIPHERSTOP_LO(x)   \
	(((x) >> S_CPL_TX_SEC_PDU_CIPHERSTOP_LO) & \
	 M_CPL_TX_SEC_PDU_CIPHERSTOP_LO)

/* AuthStartOffset: offset in bytes for authentication start from
 * the first byte following the pkt headers (0-1023)
 *  */
#define S_CPL_TX_SEC_PDU_AUTHSTART  18
#define M_CPL_TX_SEC_PDU_AUTHSTART  0x3ff
#define V_CPL_TX_SEC_PDU_AUTHSTART(x)   ((x) << S_CPL_TX_SEC_PDU_AUTHSTART)
#define G_CPL_TX_SEC_PDU_AUTHSTART(x)   \
	(((x) >> S_CPL_TX_SEC_PDU_AUTHSTART) & \
	 M_CPL_TX_SEC_PDU_AUTHSTART)

/* AuthStopOffset: offset in bytes for authentication
 * end from end of the payload of this command (0-511 Bytes) */
#define S_CPL_TX_SEC_PDU_AUTHSTOP   9
#define M_CPL_TX_SEC_PDU_AUTHSTOP   0x1ff
#define V_CPL_TX_SEC_PDU_AUTHSTOP(x)    ((x) << S_CPL_TX_SEC_PDU_AUTHSTOP)
#define G_CPL_TX_SEC_PDU_AUTHSTOP(x)    \
	(((x) >> S_CPL_TX_SEC_PDU_AUTHSTOP) & \
	 M_CPL_TX_SEC_PDU_AUTHSTOP)

/* AuthInsrtOffset: offset in bytes for authentication insertion
 * from end of the payload of this command (0-511 bytes) */
#define S_CPL_TX_SEC_PDU_AUTHINSERT 0
#define M_CPL_TX_SEC_PDU_AUTHINSERT 0x1ff
#define V_CPL_TX_SEC_PDU_AUTHINSERT(x)  ((x) << S_CPL_TX_SEC_PDU_AUTHINSERT)
#define G_CPL_TX_SEC_PDU_AUTHINSERT(x)  \
	(((x) >> S_CPL_TX_SEC_PDU_AUTHINSERT) & \
	 M_CPL_TX_SEC_PDU_AUTHINSERT)

struct cpl_rx_phys_dsgl {
	__be32 op_to_tid;
	__be32 pcirlxorder_to_noofsgentr;
	struct rss_header rss_hdr_int;
};

#define S_CPL_RX_PHYS_DSGL_OPCODE       24
#define M_CPL_RX_PHYS_DSGL_OPCODE       0xff
#define V_CPL_RX_PHYS_DSGL_OPCODE(x)    ((x) << S_CPL_RX_PHYS_DSGL_OPCODE)
#define G_CPL_RX_PHYS_DSGL_OPCODE(x)    \
	    (((x) >> S_CPL_RX_PHYS_DSGL_OPCODE) & M_CPL_RX_PHYS_DSGL_OPCODE)

#define S_CPL_RX_PHYS_DSGL_ISRDMA       23
#define M_CPL_RX_PHYS_DSGL_ISRDMA       0x1
#define V_CPL_RX_PHYS_DSGL_ISRDMA(x)    ((x) << S_CPL_RX_PHYS_DSGL_ISRDMA)
#define G_CPL_RX_PHYS_DSGL_ISRDMA(x)    \
	    (((x) >> S_CPL_RX_PHYS_DSGL_ISRDMA) & M_CPL_RX_PHYS_DSGL_ISRDMA)
#define F_CPL_RX_PHYS_DSGL_ISRDMA       V_CPL_RX_PHYS_DSGL_ISRDMA(1U)

#define S_CPL_RX_PHYS_DSGL_RSVD1        20
#define M_CPL_RX_PHYS_DSGL_RSVD1        0x7
#define V_CPL_RX_PHYS_DSGL_RSVD1(x)     ((x) << S_CPL_RX_PHYS_DSGL_RSVD1)
#define G_CPL_RX_PHYS_DSGL_RSVD1(x)     \
	    (((x) >> S_CPL_RX_PHYS_DSGL_RSVD1) & M_CPL_RX_PHYS_DSGL_RSVD1)

#define S_CPL_RX_PHYS_DSGL_PCIRLXORDER          31
#define M_CPL_RX_PHYS_DSGL_PCIRLXORDER          0x1
#define V_CPL_RX_PHYS_DSGL_PCIRLXORDER(x)       \
	((x) << S_CPL_RX_PHYS_DSGL_PCIRLXORDER)
#define G_CPL_RX_PHYS_DSGL_PCIRLXORDER(x)       \
	(((x) >> S_CPL_RX_PHYS_DSGL_PCIRLXORDER) & \
	 M_CPL_RX_PHYS_DSGL_PCIRLXORDER)
#define F_CPL_RX_PHYS_DSGL_PCIRLXORDER  V_CPL_RX_PHYS_DSGL_PCIRLXORDER(1U)

#define S_CPL_RX_PHYS_DSGL_PCINOSNOOP           30
#define M_CPL_RX_PHYS_DSGL_PCINOSNOOP           0x1
#define V_CPL_RX_PHYS_DSGL_PCINOSNOOP(x)        \
	((x) << S_CPL_RX_PHYS_DSGL_PCINOSNOOP)
#define G_CPL_RX_PHYS_DSGL_PCINOSNOOP(x)        \
	(((x) >> S_CPL_RX_PHYS_DSGL_PCINOSNOOP) & \
	 M_CPL_RX_PHYS_DSGL_PCINOSNOOP)
#define F_CPL_RX_PHYS_DSGL_PCINOSNOOP   V_CPL_RX_PHYS_DSGL_PCINOSNOOP(1U)

#define S_CPL_RX_PHYS_DSGL_PCITPHNTENB          29
#define M_CPL_RX_PHYS_DSGL_PCITPHNTENB          0x1
#define V_CPL_RX_PHYS_DSGL_PCITPHNTENB(x)       \
	((x) << S_CPL_RX_PHYS_DSGL_PCITPHNTENB)
#define G_CPL_RX_PHYS_DSGL_PCITPHNTENB(x)       \
	(((x) >> S_CPL_RX_PHYS_DSGL_PCITPHNTENB) & \
	 M_CPL_RX_PHYS_DSGL_PCITPHNTENB)
#define F_CPL_RX_PHYS_DSGL_PCITPHNTENB  V_CPL_RX_PHYS_DSGL_PCITPHNTENB(1U)

#define S_CPL_RX_PHYS_DSGL_PCITPHNT     27
#define M_CPL_RX_PHYS_DSGL_PCITPHNT     0x3
#define V_CPL_RX_PHYS_DSGL_PCITPHNT(x)  ((x) << S_CPL_RX_PHYS_DSGL_PCITPHNT)
#define G_CPL_RX_PHYS_DSGL_PCITPHNT(x)  \
	(((x) >> S_CPL_RX_PHYS_DSGL_PCITPHNT) & \
	M_CPL_RX_PHYS_DSGL_PCITPHNT)

#define S_CPL_RX_PHYS_DSGL_DCAID        16
#define M_CPL_RX_PHYS_DSGL_DCAID        0x7ff
#define V_CPL_RX_PHYS_DSGL_DCAID(x)     ((x) << S_CPL_RX_PHYS_DSGL_DCAID)
#define G_CPL_RX_PHYS_DSGL_DCAID(x)     \
	(((x) >> S_CPL_RX_PHYS_DSGL_DCAID) & \
	 M_CPL_RX_PHYS_DSGL_DCAID)

#define S_CPL_RX_PHYS_DSGL_NOOFSGENTR           0
#define M_CPL_RX_PHYS_DSGL_NOOFSGENTR           0xffff
#define V_CPL_RX_PHYS_DSGL_NOOFSGENTR(x)        \
	((x) << S_CPL_RX_PHYS_DSGL_NOOFSGENTR)
#define G_CPL_RX_PHYS_DSGL_NOOFSGENTR(x)        \
	(((x) >> S_CPL_RX_PHYS_DSGL_NOOFSGENTR) & \
	 M_CPL_RX_PHYS_DSGL_NOOFSGENTR)

struct cpl_t7_rx_phys_dsgl {
	RSS_HDR
	union opcode_tid ot;
	__be32 PhysAddrFields_lo_to_NumSGE;
	__be32 RSSCopy[2];
};

#define S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI 0
#define M_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI 0xffffff
#define V_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI(x) \
    ((x) << S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI)
#define G_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI(x) \
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI) & \
     M_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_HI)

#define S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO 16
#define M_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO 0xffff
#define V_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO(x) \
    ((x) << S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO)
#define G_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO(x) \
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO) & \
     M_CPL_T7_RX_PHYS_DSGL_PHYSADDRFIELDS_LO)

#define S_CPL_T7_RX_PHYS_DSGL_NUMSGEERR		11
#define M_CPL_T7_RX_PHYS_DSGL_NUMSGEERR		0x1
#define V_CPL_T7_RX_PHYS_DSGL_NUMSGEERR(x)	\
    ((x) << S_CPL_T7_RX_PHYS_DSGL_NUMSGEERR)
#define G_CPL_T7_RX_PHYS_DSGL_NUMSGEERR(x)	\
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_NUMSGEERR) & M_CPL_T7_RX_PHYS_DSGL_NUMSGEERR)
#define F_CPL_T7_RX_PHYS_DSGL_NUMSGEERR	V_CPL_T7_RX_PHYS_DSGL_NUMSGEERR(1U)

#define S_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE	10
#define M_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE	0x1
#define V_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE(x)	\
    ((x) << S_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE)
#define G_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE(x)	\
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE) & \
     M_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE)
#define F_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE	\
    V_CPL_T7_RX_PHYS_DSGL_FIXEDSGEMODE(1U)

#define S_CPL_T7_RX_PHYS_DSGL_SPLITMODE		9
#define M_CPL_T7_RX_PHYS_DSGL_SPLITMODE		0x1
#define V_CPL_T7_RX_PHYS_DSGL_SPLITMODE(x)	\
    ((x) << S_CPL_T7_RX_PHYS_DSGL_SPLITMODE)
#define G_CPL_T7_RX_PHYS_DSGL_SPLITMODE(x)	\
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_SPLITMODE) & M_CPL_T7_RX_PHYS_DSGL_SPLITMODE)
#define F_CPL_T7_RX_PHYS_DSGL_SPLITMODE		\
    V_CPL_T7_RX_PHYS_DSGL_SPLITMODE(1U)

#define S_CPL_T7_RX_PHYS_DSGL_NUMSGE	0
#define M_CPL_T7_RX_PHYS_DSGL_NUMSGE	0x1ff
#define V_CPL_T7_RX_PHYS_DSGL_NUMSGE(x)	((x) << S_CPL_T7_RX_PHYS_DSGL_NUMSGE)
#define G_CPL_T7_RX_PHYS_DSGL_NUMSGE(x)	\
    (((x) >> S_CPL_T7_RX_PHYS_DSGL_NUMSGE) & M_CPL_T7_RX_PHYS_DSGL_NUMSGE)

/* CPL_TX_TLS_ACK */
struct cpl_tx_tls_ack {
        __be32 op_to_Rsvd2;
        __be32 PldLen;
        __be64 Rsvd3;
};

#define S_CPL_TX_TLS_ACK_OPCODE         24
#define M_CPL_TX_TLS_ACK_OPCODE         0xff
#define V_CPL_TX_TLS_ACK_OPCODE(x)      ((x) << S_CPL_TX_TLS_ACK_OPCODE)
#define G_CPL_TX_TLS_ACK_OPCODE(x)      \
    (((x) >> S_CPL_TX_TLS_ACK_OPCODE) & M_CPL_TX_TLS_ACK_OPCODE)

#define S_T7_CPL_TX_TLS_ACK_RXCHID             22
#define M_T7_CPL_TX_TLS_ACK_RXCHID             0x3
#define V_T7_CPL_TX_TLS_ACK_RXCHID(x)  ((x) << S_T7_CPL_TX_TLS_ACK_RXCHID)
#define G_T7_CPL_TX_TLS_ACK_RXCHID(x)  \
    (((x) >> S_T7_CPL_TX_TLS_ACK_RXCHID) & M_T7_CPL_TX_TLS_ACK_RXCHID)

#define S_CPL_TX_TLS_ACK_RXCHID         22
#define M_CPL_TX_TLS_ACK_RXCHID         0x1
#define V_CPL_TX_TLS_ACK_RXCHID(x)      ((x) << S_CPL_TX_TLS_ACK_RXCHID)
#define G_CPL_TX_TLS_ACK_RXCHID(x)      \
    (((x) >> S_CPL_TX_TLS_ACK_RXCHID) & M_CPL_TX_TLS_ACK_RXCHID)
#define F_CPL_TX_TLS_ACK_RXCHID V_CPL_TX_TLS_ACK_RXCHID(1U)

#define S_CPL_TX_TLS_ACK_FWMSG          21
#define M_CPL_TX_TLS_ACK_FWMSG          0x1
#define V_CPL_TX_TLS_ACK_FWMSG(x)       ((x) << S_CPL_TX_TLS_ACK_FWMSG)
#define G_CPL_TX_TLS_ACK_FWMSG(x)       \
    (((x) >> S_CPL_TX_TLS_ACK_FWMSG) & M_CPL_TX_TLS_ACK_FWMSG)
#define F_CPL_TX_TLS_ACK_FWMSG  V_CPL_TX_TLS_ACK_FWMSG(1U)

#define S_CPL_TX_TLS_ACK_ULPTXLPBK      20
#define M_CPL_TX_TLS_ACK_ULPTXLPBK      0x1
#define V_CPL_TX_TLS_ACK_ULPTXLPBK(x)   ((x) << S_CPL_TX_TLS_ACK_ULPTXLPBK)
#define G_CPL_TX_TLS_ACK_ULPTXLPBK(x)   \
    (((x) >> S_CPL_TX_TLS_ACK_ULPTXLPBK) & M_CPL_TX_TLS_ACK_ULPTXLPBK)
#define F_CPL_TX_TLS_ACK_ULPTXLPBK      V_CPL_TX_TLS_ACK_ULPTXLPBK(1U)

#define S_CPL_TX_TLS_ACK_CPLLEN         16
#define M_CPL_TX_TLS_ACK_CPLLEN         0xf
#define V_CPL_TX_TLS_ACK_CPLLEN(x)      ((x) << S_CPL_TX_TLS_ACK_CPLLEN)
#define G_CPL_TX_TLS_ACK_CPLLEN(x)      \
    (((x) >> S_CPL_TX_TLS_ACK_CPLLEN) & M_CPL_TX_TLS_ACK_CPLLEN)

#define S_CPL_TX_TLS_ACK_COMPLONERR     15
#define M_CPL_TX_TLS_ACK_COMPLONERR     0x1
#define V_CPL_TX_TLS_ACK_COMPLONERR(x)  ((x) << S_CPL_TX_TLS_ACK_COMPLONERR)
#define G_CPL_TX_TLS_ACK_COMPLONERR(x)  \
    (((x) >> S_CPL_TX_TLS_ACK_COMPLONERR) & M_CPL_TX_TLS_ACK_COMPLONERR)
#define F_CPL_TX_TLS_ACK_COMPLONERR     V_CPL_TX_TLS_ACK_COMPLONERR(1U)

#define S_CPL_TX_TLS_ACK_LCB    14
#define M_CPL_TX_TLS_ACK_LCB    0x1
#define V_CPL_TX_TLS_ACK_LCB(x) ((x) << S_CPL_TX_TLS_ACK_LCB)
#define G_CPL_TX_TLS_ACK_LCB(x) \
    (((x) >> S_CPL_TX_TLS_ACK_LCB) & M_CPL_TX_TLS_ACK_LCB)
#define F_CPL_TX_TLS_ACK_LCB    V_CPL_TX_TLS_ACK_LCB(1U)

#define S_CPL_TX_TLS_ACK_PHASH          13
#define M_CPL_TX_TLS_ACK_PHASH          0x1
#define V_CPL_TX_TLS_ACK_PHASH(x)       ((x) << S_CPL_TX_TLS_ACK_PHASH)
#define G_CPL_TX_TLS_ACK_PHASH(x)       \
    (((x) >> S_CPL_TX_TLS_ACK_PHASH) & M_CPL_TX_TLS_ACK_PHASH)
#define F_CPL_TX_TLS_ACK_PHASH  V_CPL_TX_TLS_ACK_PHASH(1U)

#define S_CPL_TX_TLS_ACK_RSVD2          0
#define M_CPL_TX_TLS_ACK_RSVD2          0x1fff
#define V_CPL_TX_TLS_ACK_RSVD2(x)       ((x) << S_CPL_TX_TLS_ACK_RSVD2)
#define G_CPL_TX_TLS_ACK_RSVD2(x)       \
    (((x) >> S_CPL_TX_TLS_ACK_RSVD2) & M_CPL_TX_TLS_ACK_RSVD2)

#define S_CPL_TX_TLS_ACK_PLDLEN		0
#define M_CPL_TX_TLS_ACK_PLDLEN		0xfffff
#define V_CPL_TX_TLS_ACK_PLDLEN(x)	((x) << S_CPL_TX_TLS_ACK_PLDLEN)
#define G_CPL_TX_TLS_ACK_PLDLEN(x)	\
    (((x) >> S_CPL_TX_TLS_ACK_PLDLEN) & M_CPL_TX_TLS_ACK_PLDLEN)

struct cpl_tx_quic_enc {
	__be32 op_to_hdrlen;
	__be32 hdrlen_to_pktlen;
	__be32 r4[2];
};

#define S_CPL_TX_QUIC_ENC_OPCODE	24
#define M_CPL_TX_QUIC_ENC_OPCODE	0xff
#define V_CPL_TX_QUIC_ENC_OPCODE(x)	((x) << S_CPL_TX_QUIC_ENC_OPCODE)
#define G_CPL_TX_QUIC_ENC_OPCODE(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_OPCODE) & M_CPL_TX_QUIC_ENC_OPCODE)

#define S_CPL_TX_QUIC_ENC_KEYSIZE	22
#define M_CPL_TX_QUIC_ENC_KEYSIZE	0x3
#define V_CPL_TX_QUIC_ENC_KEYSIZE(x)	((x) << S_CPL_TX_QUIC_ENC_KEYSIZE)
#define G_CPL_TX_QUIC_ENC_KEYSIZE(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_KEYSIZE) & M_CPL_TX_QUIC_ENC_KEYSIZE)

#define S_CPL_TX_QUIC_ENC_PKTNUMSIZE	20
#define M_CPL_TX_QUIC_ENC_PKTNUMSIZE	0x3
#define V_CPL_TX_QUIC_ENC_PKTNUMSIZE(x)	((x) << S_CPL_TX_QUIC_ENC_PKTNUMSIZE)
#define G_CPL_TX_QUIC_ENC_PKTNUMSIZE(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_PKTNUMSIZE) & M_CPL_TX_QUIC_ENC_PKTNUMSIZE)

#define S_CPL_TX_QUIC_ENC_HDRTYPE	19
#define M_CPL_TX_QUIC_ENC_HDRTYPE	0x1
#define V_CPL_TX_QUIC_ENC_HDRTYPE(x)	((x) << S_CPL_TX_QUIC_ENC_HDRTYPE)
#define G_CPL_TX_QUIC_ENC_HDRTYPE(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_HDRTYPE) & M_CPL_TX_QUIC_ENC_HDRTYPE)
#define F_CPL_TX_QUIC_ENC_HDRTYPE	V_CPL_TX_QUIC_ENC_HDRTYPE(1U)

#define S_CPL_TX_QUIC_ENC_HDRSTARTOFFSET 4
#define M_CPL_TX_QUIC_ENC_HDRSTARTOFFSET 0xfff
#define V_CPL_TX_QUIC_ENC_HDRSTARTOFFSET(x) \
    ((x) << S_CPL_TX_QUIC_ENC_HDRSTARTOFFSET)
#define G_CPL_TX_QUIC_ENC_HDRSTARTOFFSET(x) \
    (((x) >> S_CPL_TX_QUIC_ENC_HDRSTARTOFFSET) & \
     M_CPL_TX_QUIC_ENC_HDRSTARTOFFSET)

#define S_CPL_TX_QUIC_ENC_HDRLENGTH_HI	0
#define M_CPL_TX_QUIC_ENC_HDRLENGTH_HI	0x3
#define V_CPL_TX_QUIC_ENC_HDRLENGTH_HI(x) \
    ((x) << S_CPL_TX_QUIC_ENC_HDRLENGTH_HI)
#define G_CPL_TX_QUIC_ENC_HDRLENGTH_HI(x) \
    (((x) >> S_CPL_TX_QUIC_ENC_HDRLENGTH_HI) & M_CPL_TX_QUIC_ENC_HDRLENGTH_HI)

#define S_CPL_TX_QUIC_ENC_HDRLENGTH_LO	24
#define M_CPL_TX_QUIC_ENC_HDRLENGTH_LO	0xff
#define V_CPL_TX_QUIC_ENC_HDRLENGTH_LO(x) \
    ((x) << S_CPL_TX_QUIC_ENC_HDRLENGTH_LO)
#define G_CPL_TX_QUIC_ENC_HDRLENGTH_LO(x) \
    (((x) >> S_CPL_TX_QUIC_ENC_HDRLENGTH_LO) & M_CPL_TX_QUIC_ENC_HDRLENGTH_LO)

#define S_CPL_TX_QUIC_ENC_NUMPKT	16
#define M_CPL_TX_QUIC_ENC_NUMPKT	0xff
#define V_CPL_TX_QUIC_ENC_NUMPKT(x)	((x) << S_CPL_TX_QUIC_ENC_NUMPKT)
#define G_CPL_TX_QUIC_ENC_NUMPKT(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_NUMPKT) & M_CPL_TX_QUIC_ENC_NUMPKT)

#define S_CPL_TX_QUIC_ENC_PKTLEN	0
#define M_CPL_TX_QUIC_ENC_PKTLEN	0xffff
#define V_CPL_TX_QUIC_ENC_PKTLEN(x)	((x) << S_CPL_TX_QUIC_ENC_PKTLEN)
#define G_CPL_TX_QUIC_ENC_PKTLEN(x)	\
    (((x) >> S_CPL_TX_QUIC_ENC_PKTLEN) & M_CPL_TX_QUIC_ENC_PKTLEN)

struct cpl_tls_tx_scmd_fmt {
        __be32 op_to_num_ivs;
        __be32 enb_dbgId_to_hdrlen;
        __be32 seq_num[2];
};

#define S_CPL_TLS_TX_SCMD_FMT_OPCODE    31
#define M_CPL_TLS_TX_SCMD_FMT_OPCODE    0x1
#define V_CPL_TLS_TX_SCMD_FMT_OPCODE(x) ((x) << S_CPL_TLS_TX_SCMD_FMT_OPCODE)
#define G_CPL_TLS_TX_SCMD_FMT_OPCODE(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_OPCODE) & M_CPL_TLS_TX_SCMD_FMT_OPCODE)
#define F_CPL_TLS_TX_SCMD_FMT_OPCODE    V_CPL_TLS_TX_SCMD_FMT_OPCODE(1U)

#define S_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL 29
#define M_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL 0x3
#define V_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL)
#define G_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL) & \
     M_CPL_TLS_TX_SCMD_FMT_SEQNUMBERCTRL)

#define S_CPL_TLS_TX_SCMD_FMT_PROTOVERSION 24
#define M_CPL_TLS_TX_SCMD_FMT_PROTOVERSION 0xf
#define V_CPL_TLS_TX_SCMD_FMT_PROTOVERSION(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_PROTOVERSION)
#define G_CPL_TLS_TX_SCMD_FMT_PROTOVERSION(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_PROTOVERSION) & \
     M_CPL_TLS_TX_SCMD_FMT_PROTOVERSION)

#define S_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL 23
#define M_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL 0x1
#define V_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL)
#define G_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL) & \
     M_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL)
#define F_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL V_CPL_TLS_TX_SCMD_FMT_ENCDECCTRL(1U)

#define S_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL 22
#define M_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL 0x1
#define V_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL)
#define G_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL) & \
     M_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL)
#define F_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL \
    V_CPL_TLS_TX_SCMD_FMT_CIPHAUTHSEQCTRL(1U)

#define S_CPL_TLS_TX_SCMD_FMT_CIPHMODE  18
#define M_CPL_TLS_TX_SCMD_FMT_CIPHMODE  0xf
#define V_CPL_TLS_TX_SCMD_FMT_CIPHMODE(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_CIPHMODE)
#define G_CPL_TLS_TX_SCMD_FMT_CIPHMODE(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_CIPHMODE) & M_CPL_TLS_TX_SCMD_FMT_CIPHMODE)

#define S_CPL_TLS_TX_SCMD_FMT_AUTHMODE  14
#define M_CPL_TLS_TX_SCMD_FMT_AUTHMODE  0xf
#define V_CPL_TLS_TX_SCMD_FMT_AUTHMODE(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_AUTHMODE)
#define G_CPL_TLS_TX_SCMD_FMT_AUTHMODE(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_AUTHMODE) & M_CPL_TLS_TX_SCMD_FMT_AUTHMODE)

#define S_CPL_TLS_TX_SCMD_FMT_HMACCTRL  11
#define M_CPL_TLS_TX_SCMD_FMT_HMACCTRL  0x7
#define V_CPL_TLS_TX_SCMD_FMT_HMACCTRL(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_HMACCTRL)
#define G_CPL_TLS_TX_SCMD_FMT_HMACCTRL(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_HMACCTRL) & M_CPL_TLS_TX_SCMD_FMT_HMACCTRL)

#define S_CPL_TLS_TX_SCMD_FMT_IVSIZE    7
#define M_CPL_TLS_TX_SCMD_FMT_IVSIZE    0xf
#define V_CPL_TLS_TX_SCMD_FMT_IVSIZE(x) ((x) << S_CPL_TLS_TX_SCMD_FMT_IVSIZE)
#define G_CPL_TLS_TX_SCMD_FMT_IVSIZE(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_IVSIZE) & M_CPL_TLS_TX_SCMD_FMT_IVSIZE)

#define S_CPL_TLS_TX_SCMD_FMT_NUMIVS    0
#define M_CPL_TLS_TX_SCMD_FMT_NUMIVS    0x7f
#define V_CPL_TLS_TX_SCMD_FMT_NUMIVS(x) ((x) << S_CPL_TLS_TX_SCMD_FMT_NUMIVS)
#define G_CPL_TLS_TX_SCMD_FMT_NUMIVS(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_NUMIVS) & M_CPL_TLS_TX_SCMD_FMT_NUMIVS)

#define S_CPL_TLS_TX_SCMD_FMT_ENBDBGID  31
#define M_CPL_TLS_TX_SCMD_FMT_ENBDBGID  0x1
#define V_CPL_TLS_TX_SCMD_FMT_ENBDBGID(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_ENBDBGID)
#define G_CPL_TLS_TX_SCMD_FMT_ENBDBGID(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_ENBDBGID) & M_CPL_TLS_TX_SCMD_FMT_ENBDBGID)
#define F_CPL_TLS_TX_SCMD_FMT_ENBDBGID  V_CPL_TLS_TX_SCMD_FMT_ENBDBGID(1U)

#define S_CPL_TLS_TX_SCMD_FMT_IVGENCTRL 30
#define M_CPL_TLS_TX_SCMD_FMT_IVGENCTRL 0x1
#define V_CPL_TLS_TX_SCMD_FMT_IVGENCTRL(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_IVGENCTRL)
#define G_CPL_TLS_TX_SCMD_FMT_IVGENCTRL(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_IVGENCTRL) & \
     M_CPL_TLS_TX_SCMD_FMT_IVGENCTRL)

#define S_CPL_TLS_TX_SCMD_FMT_MOREFRAGS 20
#define M_CPL_TLS_TX_SCMD_FMT_MOREFRAGS 0x1
#define V_CPL_TLS_TX_SCMD_FMT_MOREFRAGS(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_MOREFRAGS)
#define G_CPL_TLS_TX_SCMD_FMT_MOREFRAGS(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_MOREFRAGS) & \
     M_CPL_TLS_TX_SCMD_FMT_MOREFRAGS)
#define F_CPL_TLS_TX_SCMD_FMT_MOREFRAGS V_CPL_TLS_TX_SCMD_FMT_MOREFRAGS(1U)

#define S_CPL_TLS_TX_SCMD_FMT_LASTFRAGS 19
#define M_CPL_TLS_TX_SCMD_FMT_LASTFRAGS 0x1
#define V_CPL_TLS_TX_SCMD_FMT_LASTFRAGS(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_LASTFRAGS)
#define G_CPL_TLS_TX_SCMD_FMT_LASTFRAGS(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_LASTFRAGS) & \
     M_CPL_TLS_TX_SCMD_FMT_LASTFRAGS)
#define F_CPL_TLS_TX_SCMD_FMT_LASTFRAGS V_CPL_TLS_TX_SCMD_FMT_LASTFRAGS(1U)

#define S_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU 18
#define M_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU 0x1
#define V_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU)
#define G_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU) & \
     M_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU)
#define F_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU V_CPL_TLS_TX_SCMD_FMT_TLSCOMPPDU(1U)

#define S_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY 17
#define M_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY 0x1
#define V_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY)
#define G_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY) & \
     M_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY)
#define F_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY \
    V_CPL_TLS_TX_SCMD_FMT_PAYLOADONLY(1U)

#define S_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE 16
#define M_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE 0x1
#define V_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE)
#define G_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE) & \
     M_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE)
#define F_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE \
    V_CPL_TLS_TX_SCMD_FMT_TLSFRAGENABLE(1U)

#define S_CPL_TLS_TX_SCMD_FMT_MACONLY   15
#define M_CPL_TLS_TX_SCMD_FMT_MACONLY   0x1
#define V_CPL_TLS_TX_SCMD_FMT_MACONLY(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_MACONLY)
#define G_CPL_TLS_TX_SCMD_FMT_MACONLY(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_MACONLY) & M_CPL_TLS_TX_SCMD_FMT_MACONLY)
#define F_CPL_TLS_TX_SCMD_FMT_MACONLY   V_CPL_TLS_TX_SCMD_FMT_MACONLY(1U)

#define S_CPL_TLS_TX_SCMD_FMT_AADIVDROP 14
#define M_CPL_TLS_TX_SCMD_FMT_AADIVDROP 0x1
#define V_CPL_TLS_TX_SCMD_FMT_AADIVDROP(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_AADIVDROP)
#define G_CPL_TLS_TX_SCMD_FMT_AADIVDROP(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_AADIVDROP) & \
     M_CPL_TLS_TX_SCMD_FMT_AADIVDROP)
#define F_CPL_TLS_TX_SCMD_FMT_AADIVDROP V_CPL_TLS_TX_SCMD_FMT_AADIVDROP(1U)

#define S_CPL_TLS_TX_SCMD_FMT_HDRLENGTH 0
#define M_CPL_TLS_TX_SCMD_FMT_HDRLENGTH 0x3fff
#define V_CPL_TLS_TX_SCMD_FMT_HDRLENGTH(x) \
    ((x) << S_CPL_TLS_TX_SCMD_FMT_HDRLENGTH)
#define G_CPL_TLS_TX_SCMD_FMT_HDRLENGTH(x) \
    (((x) >> S_CPL_TLS_TX_SCMD_FMT_HDRLENGTH) & \
     M_CPL_TLS_TX_SCMD_FMT_HDRLENGTH)

struct cpl_rcb_upd {
	__be32 op_to_tid;
	__be32 opcode_psn;
	__u8   nodata_to_cnprepclr;
	__u8   rsp_nak_seqclr_pkd;
	__be16 wrptr;
	__be32 length;
};

#define S_CPL_RCB_UPD_OPCODE		24
#define M_CPL_RCB_UPD_OPCODE		0xff
#define V_CPL_RCB_UPD_OPCODE(x)		((x) << S_CPL_RCB_UPD_OPCODE)
#define G_CPL_RCB_UPD_OPCODE(x)		\
    (((x) >> S_CPL_RCB_UPD_OPCODE) & M_CPL_RCB_UPD_OPCODE)

#define S_CPL_RCB_UPD_TID		0
#define M_CPL_RCB_UPD_TID		0xffffff
#define V_CPL_RCB_UPD_TID(x)		((x) << S_CPL_RCB_UPD_TID)
#define G_CPL_RCB_UPD_TID(x)		\
    (((x) >> S_CPL_RCB_UPD_TID) & M_CPL_RCB_UPD_TID)

#define S_CPL_RCB_UPD_OPCODE		24
#define M_CPL_RCB_UPD_OPCODE		0xff
#define V_CPL_RCB_UPD_OPCODE(x)		((x) << S_CPL_RCB_UPD_OPCODE)
#define G_CPL_RCB_UPD_OPCODE(x)		\
    (((x) >> S_CPL_RCB_UPD_OPCODE) & M_CPL_RCB_UPD_OPCODE)

#define S_CPL_RCB_UPD_PSN		0
#define M_CPL_RCB_UPD_PSN		0xffffff
#define V_CPL_RCB_UPD_PSN(x)		((x) << S_CPL_RCB_UPD_PSN)
#define G_CPL_RCB_UPD_PSN(x)		\
    (((x) >> S_CPL_RCB_UPD_PSN) & M_CPL_RCB_UPD_PSN)

#define S_CPL_RCB_UPD_NODATA		7
#define M_CPL_RCB_UPD_NODATA		0x1
#define V_CPL_RCB_UPD_NODATA(x)		((x) << S_CPL_RCB_UPD_NODATA)
#define G_CPL_RCB_UPD_NODATA(x)		\
    (((x) >> S_CPL_RCB_UPD_NODATA) & M_CPL_RCB_UPD_NODATA)
#define F_CPL_RCB_UPD_NODATA		V_CPL_RCB_UPD_NODATA(1U)

#define S_CPL_RCB_UPD_RTTSTAMP		6
#define M_CPL_RCB_UPD_RTTSTAMP		0x1
#define V_CPL_RCB_UPD_RTTSTAMP(x)	((x) << S_CPL_RCB_UPD_RTTSTAMP)
#define G_CPL_RCB_UPD_RTTSTAMP(x)	\
    (((x) >> S_CPL_RCB_UPD_RTTSTAMP) & M_CPL_RCB_UPD_RTTSTAMP)
#define F_CPL_RCB_UPD_RTTSTAMP		V_CPL_RCB_UPD_RTTSTAMP(1U)

#define S_CPL_RCB_UPD_ECNREPCLR		5
#define M_CPL_RCB_UPD_ECNREPCLR		0x1
#define V_CPL_RCB_UPD_ECNREPCLR(x)	((x) << S_CPL_RCB_UPD_ECNREPCLR)
#define G_CPL_RCB_UPD_ECNREPCLR(x)	\
    (((x) >> S_CPL_RCB_UPD_ECNREPCLR) & M_CPL_RCB_UPD_ECNREPCLR)
#define F_CPL_RCB_UPD_ECNREPCLR		V_CPL_RCB_UPD_ECNREPCLR(1U)

#define S_CPL_RCB_UPD_NAKSEQCLR		4
#define M_CPL_RCB_UPD_NAKSEQCLR		0x1
#define V_CPL_RCB_UPD_NAKSEQCLR(x)	((x) << S_CPL_RCB_UPD_NAKSEQCLR)
#define G_CPL_RCB_UPD_NAKSEQCLR(x)	\
    (((x) >> S_CPL_RCB_UPD_NAKSEQCLR) & M_CPL_RCB_UPD_NAKSEQCLR)
#define F_CPL_RCB_UPD_NAKSEQCLR		V_CPL_RCB_UPD_NAKSEQCLR(1U)

#define S_CPL_RCB_UPD_QPERRSET		3
#define M_CPL_RCB_UPD_QPERRSET		0x1
#define V_CPL_RCB_UPD_QPERRSET(x)	((x) << S_CPL_RCB_UPD_QPERRSET)
#define G_CPL_RCB_UPD_QPERRSET(x)	\
    (((x) >> S_CPL_RCB_UPD_QPERRSET) & M_CPL_RCB_UPD_QPERRSET)
#define F_CPL_RCB_UPD_QPERRSET		V_CPL_RCB_UPD_QPERRSET(1U)

#define S_CPL_RCB_UPD_RRQUPDEN		2
#define M_CPL_RCB_UPD_RRQUPDEN		0x1
#define V_CPL_RCB_UPD_RRQUPDEN(x)	((x) << S_CPL_RCB_UPD_RRQUPDEN)
#define G_CPL_RCB_UPD_RRQUPDEN(x)	\
    (((x) >> S_CPL_RCB_UPD_RRQUPDEN) & M_CPL_RCB_UPD_RRQUPDEN)
#define F_CPL_RCB_UPD_RRQUPDEN		V_CPL_RCB_UPD_RRQUPDEN(1U)

#define S_CPL_RCB_UPD_RQUPDEN		1
#define M_CPL_RCB_UPD_RQUPDEN		0x1
#define V_CPL_RCB_UPD_RQUPDEN(x)	((x) << S_CPL_RCB_UPD_RQUPDEN)
#define G_CPL_RCB_UPD_RQUPDEN(x)	\
    (((x) >> S_CPL_RCB_UPD_RQUPDEN) & M_CPL_RCB_UPD_RQUPDEN)
#define F_CPL_RCB_UPD_RQUPDEN		V_CPL_RCB_UPD_RQUPDEN(1U)

#define S_CPL_RCB_UPD_CNPREPCLR		0
#define M_CPL_RCB_UPD_CNPREPCLR		0x1
#define V_CPL_RCB_UPD_CNPREPCLR(x)	((x) << S_CPL_RCB_UPD_CNPREPCLR)
#define G_CPL_RCB_UPD_CNPREPCLR(x)	\
    (((x) >> S_CPL_RCB_UPD_CNPREPCLR) & M_CPL_RCB_UPD_CNPREPCLR)
#define F_CPL_RCB_UPD_CNPREPCLR		V_CPL_RCB_UPD_CNPREPCLR(1U)

#define S_CPL_RCB_UPD_RSPNAKSEQCLR	7
#define M_CPL_RCB_UPD_RSPNAKSEQCLR	0x1
#define V_CPL_RCB_UPD_RSPNAKSEQCLR(x)	((x) << S_CPL_RCB_UPD_RSPNAKSEQCLR)
#define G_CPL_RCB_UPD_RSPNAKSEQCLR(x)	\
    (((x) >> S_CPL_RCB_UPD_RSPNAKSEQCLR) & M_CPL_RCB_UPD_RSPNAKSEQCLR)
#define F_CPL_RCB_UPD_RSPNAKSEQCLR	V_CPL_RCB_UPD_RSPNAKSEQCLR(1U)

struct cpl_roce_fw_notify {
	RSS_HDR
	union opcode_tid ot;
	__be32 type_pkd;
};

#define S_CPL_ROCE_FW_NOTIFY_OPCODE	24
#define M_CPL_ROCE_FW_NOTIFY_OPCODE	0xff
#define V_CPL_ROCE_FW_NOTIFY_OPCODE(x)	((x) << S_CPL_ROCE_FW_NOTIFY_OPCODE)
#define G_CPL_ROCE_FW_NOTIFY_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_FW_NOTIFY_OPCODE) & M_CPL_ROCE_FW_NOTIFY_OPCODE)

#define S_CPL_ROCE_FW_NOTIFY_TID	0
#define M_CPL_ROCE_FW_NOTIFY_TID	0xffffff
#define V_CPL_ROCE_FW_NOTIFY_TID(x)	((x) << S_CPL_ROCE_FW_NOTIFY_TID)
#define G_CPL_ROCE_FW_NOTIFY_TID(x)	\
    (((x) >> S_CPL_ROCE_FW_NOTIFY_TID) & M_CPL_ROCE_FW_NOTIFY_TID)

#define S_CPL_ROCE_FW_NOTIFY_TYPE	28
#define M_CPL_ROCE_FW_NOTIFY_TYPE	0xf
#define V_CPL_ROCE_FW_NOTIFY_TYPE(x)	((x) << S_CPL_ROCE_FW_NOTIFY_TYPE)
#define G_CPL_ROCE_FW_NOTIFY_TYPE(x)	\
    (((x) >> S_CPL_ROCE_FW_NOTIFY_TYPE) & M_CPL_ROCE_FW_NOTIFY_TYPE)

struct cpl_roce_ack_nak_req {
	RSS_HDR
	union opcode_tid ot;
	__be16 type_to_opcode;
	__be16 length;
	__be32 psn_msn_hi;
	__be32 msn_lo_pkd;
};

#define S_CPL_ROCE_ACK_NAK_REQ_OPCODE	24
#define M_CPL_ROCE_ACK_NAK_REQ_OPCODE	0xff
#define V_CPL_ROCE_ACK_NAK_REQ_OPCODE(x) \
    ((x) << S_CPL_ROCE_ACK_NAK_REQ_OPCODE)
#define G_CPL_ROCE_ACK_NAK_REQ_OPCODE(x) \
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_OPCODE) & M_CPL_ROCE_ACK_NAK_REQ_OPCODE)

#define S_CPL_ROCE_ACK_NAK_REQ_TID	0
#define M_CPL_ROCE_ACK_NAK_REQ_TID	0xffffff
#define V_CPL_ROCE_ACK_NAK_REQ_TID(x)	((x) << S_CPL_ROCE_ACK_NAK_REQ_TID)
#define G_CPL_ROCE_ACK_NAK_REQ_TID(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_TID) & M_CPL_ROCE_ACK_NAK_REQ_TID)

#define S_CPL_ROCE_ACK_NAK_REQ_TYPE	12
#define M_CPL_ROCE_ACK_NAK_REQ_TYPE	0xf
#define V_CPL_ROCE_ACK_NAK_REQ_TYPE(x)	((x) << S_CPL_ROCE_ACK_NAK_REQ_TYPE)
#define G_CPL_ROCE_ACK_NAK_REQ_TYPE(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_TYPE) & M_CPL_ROCE_ACK_NAK_REQ_TYPE)

#define S_CPL_ROCE_ACK_NAK_REQ_STATUS	8
#define M_CPL_ROCE_ACK_NAK_REQ_STATUS	0xf
#define V_CPL_ROCE_ACK_NAK_REQ_STATUS(x) \
    ((x) << S_CPL_ROCE_ACK_NAK_REQ_STATUS)
#define G_CPL_ROCE_ACK_NAK_REQ_STATUS(x) \
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_STATUS) & M_CPL_ROCE_ACK_NAK_REQ_STATUS)

#define S_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE	0
#define M_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE	0xff
#define V_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE(x) \
    ((x) << S_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE)
#define G_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE(x) \
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE) & M_CPL_ROCE_ACK_NAK_REQ_WIRE_OPCODE)

#define S_CPL_ROCE_ACK_NAK_REQ_PSN	8
#define M_CPL_ROCE_ACK_NAK_REQ_PSN	0xffffff
#define V_CPL_ROCE_ACK_NAK_REQ_PSN(x)	((x) << S_CPL_ROCE_ACK_NAK_REQ_PSN)
#define G_CPL_ROCE_ACK_NAK_REQ_PSN(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_PSN) & M_CPL_ROCE_ACK_NAK_REQ_PSN)

#define S_CPL_ROCE_ACK_NAK_REQ_MSN_HI	0
#define M_CPL_ROCE_ACK_NAK_REQ_MSN_HI	0xff
#define V_CPL_ROCE_ACK_NAK_REQ_MSN_HI(x) \
    ((x) << S_CPL_ROCE_ACK_NAK_REQ_MSN_HI)
#define G_CPL_ROCE_ACK_NAK_REQ_MSN_HI(x) \
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_MSN_HI) & M_CPL_ROCE_ACK_NAK_REQ_MSN_HI)

#define S_CPL_ROCE_ACK_NAK_REQ_MSN_LO	16
#define M_CPL_ROCE_ACK_NAK_REQ_MSN_LO	0xffff
#define V_CPL_ROCE_ACK_NAK_REQ_MSN_LO(x) \
    ((x) << S_CPL_ROCE_ACK_NAK_REQ_MSN_LO)
#define G_CPL_ROCE_ACK_NAK_REQ_MSN_LO(x) \
    (((x) >> S_CPL_ROCE_ACK_NAK_REQ_MSN_LO) & M_CPL_ROCE_ACK_NAK_REQ_MSN_LO)

struct cpl_roce_ack_nak {
	RSS_HDR
	union opcode_tid ot;
	__be16 type_to_opcode;
	__be16 length;
	__be32 psn_rtt_hi;
	__be32 rtt_lo_to_rttbad;
};

#define S_CPL_ROCE_ACK_NAK_OPCODE	24
#define M_CPL_ROCE_ACK_NAK_OPCODE	0xff
#define V_CPL_ROCE_ACK_NAK_OPCODE(x)	((x) << S_CPL_ROCE_ACK_NAK_OPCODE)
#define G_CPL_ROCE_ACK_NAK_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_OPCODE) & M_CPL_ROCE_ACK_NAK_OPCODE)

#define S_CPL_ROCE_ACK_NAK_TID		0
#define M_CPL_ROCE_ACK_NAK_TID		0xffffff
#define V_CPL_ROCE_ACK_NAK_TID(x)	((x) << S_CPL_ROCE_ACK_NAK_TID)
#define G_CPL_ROCE_ACK_NAK_TID(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_TID) & M_CPL_ROCE_ACK_NAK_TID)

#define S_CPL_ROCE_ACK_NAK_TYPE		12
#define M_CPL_ROCE_ACK_NAK_TYPE		0xf
#define V_CPL_ROCE_ACK_NAK_TYPE(x)	((x) << S_CPL_ROCE_ACK_NAK_TYPE)
#define G_CPL_ROCE_ACK_NAK_TYPE(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_TYPE) & M_CPL_ROCE_ACK_NAK_TYPE)

#define S_CPL_ROCE_ACK_NAK_STATUS	8
#define M_CPL_ROCE_ACK_NAK_STATUS	0xf
#define V_CPL_ROCE_ACK_NAK_STATUS(x)	((x) << S_CPL_ROCE_ACK_NAK_STATUS)
#define G_CPL_ROCE_ACK_NAK_STATUS(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_STATUS) & M_CPL_ROCE_ACK_NAK_STATUS)

#define S_CPL_ROCE_ACK_NAK_WIRE_OPCODE	0
#define M_CPL_ROCE_ACK_NAK_WIRE_OPCODE	0xff
#define V_CPL_ROCE_ACK_NAK_WIRE_OPCODE(x)	((x) << S_CPL_ROCE_ACK_NAK_WIRE_OPCODE)
#define G_CPL_ROCE_ACK_NAK_WIRE_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_WIRE_OPCODE) & M_CPL_ROCE_ACK_NAK_WIRE_OPCODE)

#define S_CPL_ROCE_ACK_NAK_PSN		8
#define M_CPL_ROCE_ACK_NAK_PSN		0xffffff
#define V_CPL_ROCE_ACK_NAK_PSN(x)	((x) << S_CPL_ROCE_ACK_NAK_PSN)
#define G_CPL_ROCE_ACK_NAK_PSN(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_PSN) & M_CPL_ROCE_ACK_NAK_PSN)

#define S_CPL_ROCE_ACK_NAK_RTT_HI	0
#define M_CPL_ROCE_ACK_NAK_RTT_HI	0xff
#define V_CPL_ROCE_ACK_NAK_RTT_HI(x)	((x) << S_CPL_ROCE_ACK_NAK_RTT_HI)
#define G_CPL_ROCE_ACK_NAK_RTT_HI(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_RTT_HI) & M_CPL_ROCE_ACK_NAK_RTT_HI)

#define S_CPL_ROCE_ACK_NAK_RTT_LO	24
#define M_CPL_ROCE_ACK_NAK_RTT_LO	0xff
#define V_CPL_ROCE_ACK_NAK_RTT_LO(x)	((x) << S_CPL_ROCE_ACK_NAK_RTT_LO)
#define G_CPL_ROCE_ACK_NAK_RTT_LO(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_RTT_LO) & M_CPL_ROCE_ACK_NAK_RTT_LO)

#define S_CPL_ROCE_ACK_NAK_RTTVALID	23
#define M_CPL_ROCE_ACK_NAK_RTTVALID	0x1
#define V_CPL_ROCE_ACK_NAK_RTTVALID(x)	((x) << S_CPL_ROCE_ACK_NAK_RTTVALID)
#define G_CPL_ROCE_ACK_NAK_RTTVALID(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_RTTVALID) & M_CPL_ROCE_ACK_NAK_RTTVALID)
#define F_CPL_ROCE_ACK_NAK_RTTVALID	V_CPL_ROCE_ACK_NAK_RTTVALID(1U)

#define S_CPL_ROCE_ACK_NAK_RTTBAD	22
#define M_CPL_ROCE_ACK_NAK_RTTBAD	0x1
#define V_CPL_ROCE_ACK_NAK_RTTBAD(x)	((x) << S_CPL_ROCE_ACK_NAK_RTTBAD)
#define G_CPL_ROCE_ACK_NAK_RTTBAD(x)	\
    (((x) >> S_CPL_ROCE_ACK_NAK_RTTBAD) & M_CPL_ROCE_ACK_NAK_RTTBAD)
#define F_CPL_ROCE_ACK_NAK_RTTBAD	V_CPL_ROCE_ACK_NAK_RTTBAD(1U)

struct cpl_roce_cqe {
	__be16 op_rssctrl;
	__be16 cqid;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_ROCE_CQE_OPCODE		8
#define M_CPL_ROCE_CQE_OPCODE		0xff
#define V_CPL_ROCE_CQE_OPCODE(x)	((x) << S_CPL_ROCE_CQE_OPCODE)
#define G_CPL_ROCE_CQE_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_OPCODE) & M_CPL_ROCE_CQE_OPCODE)

#define S_CPL_ROCE_CQE_RSSCTRL		0
#define M_CPL_ROCE_CQE_RSSCTRL		0xff
#define V_CPL_ROCE_CQE_RSSCTRL(x)	((x) << S_CPL_ROCE_CQE_RSSCTRL)
#define G_CPL_ROCE_CQE_RSSCTRL(x)	\
    (((x) >> S_CPL_ROCE_CQE_RSSCTRL) & M_CPL_ROCE_CQE_RSSCTRL)

#define S_CPL_ROCE_CQE_TID		8
#define M_CPL_ROCE_CQE_TID		0xfffff
#define V_CPL_ROCE_CQE_TID(x)		((x) << S_CPL_ROCE_CQE_TID)
#define G_CPL_ROCE_CQE_TID(x)		\
    (((x) >> S_CPL_ROCE_CQE_TID) & M_CPL_ROCE_CQE_TID)

#define S_CPL_ROCE_CQE_FLITCNT		0
#define M_CPL_ROCE_CQE_FLITCNT		0xff
#define V_CPL_ROCE_CQE_FLITCNT(x)	((x) << S_CPL_ROCE_CQE_FLITCNT)
#define G_CPL_ROCE_CQE_FLITCNT(x)	\
    (((x) >> S_CPL_ROCE_CQE_FLITCNT) & M_CPL_ROCE_CQE_FLITCNT)

#define S_CPL_ROCE_CQE_QPID		12
#define M_CPL_ROCE_CQE_QPID		0xfffff
#define V_CPL_ROCE_CQE_QPID(x)		((x) << S_CPL_ROCE_CQE_QPID)
#define G_CPL_ROCE_CQE_QPID(x)		\
    (((x) >> S_CPL_ROCE_CQE_QPID) & M_CPL_ROCE_CQE_QPID)

#define S_CPL_ROCE_CQE_GENERATION_BIT	10
#define M_CPL_ROCE_CQE_GENERATION_BIT	0x1
#define V_CPL_ROCE_CQE_GENERATION_BIT(x) \
    ((x) << S_CPL_ROCE_CQE_GENERATION_BIT)
#define G_CPL_ROCE_CQE_GENERATION_BIT(x) \
    (((x) >> S_CPL_ROCE_CQE_GENERATION_BIT) & M_CPL_ROCE_CQE_GENERATION_BIT)
#define F_CPL_ROCE_CQE_GENERATION_BIT	V_CPL_ROCE_CQE_GENERATION_BIT(1U)

#define S_CPL_ROCE_CQE_STATUS		5
#define M_CPL_ROCE_CQE_STATUS		0x1f
#define V_CPL_ROCE_CQE_STATUS(x)	((x) << S_CPL_ROCE_CQE_STATUS)
#define G_CPL_ROCE_CQE_STATUS(x)	\
    (((x) >> S_CPL_ROCE_CQE_STATUS) & M_CPL_ROCE_CQE_STATUS)

#define S_CPL_ROCE_CQE_CQE_TYPE		4
#define M_CPL_ROCE_CQE_CQE_TYPE		0x1
#define V_CPL_ROCE_CQE_CQE_TYPE(x)	((x) << S_CPL_ROCE_CQE_CQE_TYPE)
#define G_CPL_ROCE_CQE_CQE_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_CQE_TYPE) & M_CPL_ROCE_CQE_CQE_TYPE)
#define F_CPL_ROCE_CQE_CQE_TYPE		V_CPL_ROCE_CQE_CQE_TYPE(1U)

#define S_CPL_ROCE_CQE_WR_TYPE		0
#define M_CPL_ROCE_CQE_WR_TYPE		0xf
#define V_CPL_ROCE_CQE_WR_TYPE(x)	((x) << S_CPL_ROCE_CQE_WR_TYPE)
#define G_CPL_ROCE_CQE_WR_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_WR_TYPE) & M_CPL_ROCE_CQE_WR_TYPE)

#define S_CPL_ROCE_CQE_SE		31
#define M_CPL_ROCE_CQE_SE		0x1
#define V_CPL_ROCE_CQE_SE(x)		((x) << S_CPL_ROCE_CQE_SE)
#define G_CPL_ROCE_CQE_SE(x)		\
    (((x) >> S_CPL_ROCE_CQE_SE) & M_CPL_ROCE_CQE_SE)
#define F_CPL_ROCE_CQE_SE		V_CPL_ROCE_CQE_SE(1U)

#define S_CPL_ROCE_CQE_WR_TYPE_EXT	24
#define M_CPL_ROCE_CQE_WR_TYPE_EXT	0x7f
#define V_CPL_ROCE_CQE_WR_TYPE_EXT(x)	((x) << S_CPL_ROCE_CQE_WR_TYPE_EXT)
#define G_CPL_ROCE_CQE_WR_TYPE_EXT(x)	\
    (((x) >> S_CPL_ROCE_CQE_WR_TYPE_EXT) & M_CPL_ROCE_CQE_WR_TYPE_EXT)

#define S_CPL_ROCE_CQE_EXTMODE		23
#define M_CPL_ROCE_CQE_EXTMODE		0x1
#define V_CPL_ROCE_CQE_EXTMODE(x)	((x) << S_CPL_ROCE_CQE_EXTMODE)
#define G_CPL_ROCE_CQE_EXTMODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_EXTMODE) & M_CPL_ROCE_CQE_EXTMODE)
#define F_CPL_ROCE_CQE_EXTMODE		V_CPL_ROCE_CQE_EXTMODE(1U)

#define S_CPL_ROCE_CQE_SRQ		0
#define M_CPL_ROCE_CQE_SRQ		0xfff
#define V_CPL_ROCE_CQE_SRQ(x)		((x) << S_CPL_ROCE_CQE_SRQ)
#define G_CPL_ROCE_CQE_SRQ(x)		\
    (((x) >> S_CPL_ROCE_CQE_SRQ) & M_CPL_ROCE_CQE_SRQ)

struct cpl_roce_cqe_fw {
	__be32 op_to_cqid;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_ROCE_CQE_FW_OPCODE	24
#define M_CPL_ROCE_CQE_FW_OPCODE	0xff
#define V_CPL_ROCE_CQE_FW_OPCODE(x)	((x) << S_CPL_ROCE_CQE_FW_OPCODE)
#define G_CPL_ROCE_CQE_FW_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_OPCODE) & M_CPL_ROCE_CQE_FW_OPCODE)

#define S_CPL_ROCE_CQE_FW_RSSCTRL	16
#define M_CPL_ROCE_CQE_FW_RSSCTRL	0xff
#define V_CPL_ROCE_CQE_FW_RSSCTRL(x)	((x) << S_CPL_ROCE_CQE_FW_RSSCTRL)
#define G_CPL_ROCE_CQE_FW_RSSCTRL(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_RSSCTRL) & M_CPL_ROCE_CQE_FW_RSSCTRL)

#define S_CPL_ROCE_CQE_FW_CQID		0
#define M_CPL_ROCE_CQE_FW_CQID		0xffff
#define V_CPL_ROCE_CQE_FW_CQID(x)	((x) << S_CPL_ROCE_CQE_FW_CQID)
#define G_CPL_ROCE_CQE_FW_CQID(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_CQID) & M_CPL_ROCE_CQE_FW_CQID)

#define S_CPL_ROCE_CQE_FW_TID		8
#define M_CPL_ROCE_CQE_FW_TID		0xfffff
#define V_CPL_ROCE_CQE_FW_TID(x)	((x) << S_CPL_ROCE_CQE_FW_TID)
#define G_CPL_ROCE_CQE_FW_TID(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_TID) & M_CPL_ROCE_CQE_FW_TID)

#define S_CPL_ROCE_CQE_FW_FLITCNT	0
#define M_CPL_ROCE_CQE_FW_FLITCNT	0xff
#define V_CPL_ROCE_CQE_FW_FLITCNT(x)	((x) << S_CPL_ROCE_CQE_FW_FLITCNT)
#define G_CPL_ROCE_CQE_FW_FLITCNT(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_FLITCNT) & M_CPL_ROCE_CQE_FW_FLITCNT)

#define S_CPL_ROCE_CQE_FW_QPID		12
#define M_CPL_ROCE_CQE_FW_QPID		0xfffff
#define V_CPL_ROCE_CQE_FW_QPID(x)	((x) << S_CPL_ROCE_CQE_FW_QPID)
#define G_CPL_ROCE_CQE_FW_QPID(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_QPID) & M_CPL_ROCE_CQE_FW_QPID)

#define S_CPL_ROCE_CQE_FW_GENERATION_BIT 10
#define M_CPL_ROCE_CQE_FW_GENERATION_BIT 0x1
#define V_CPL_ROCE_CQE_FW_GENERATION_BIT(x) \
    ((x) << S_CPL_ROCE_CQE_FW_GENERATION_BIT)
#define G_CPL_ROCE_CQE_FW_GENERATION_BIT(x) \
    (((x) >> S_CPL_ROCE_CQE_FW_GENERATION_BIT) & \
     M_CPL_ROCE_CQE_FW_GENERATION_BIT)
#define F_CPL_ROCE_CQE_FW_GENERATION_BIT V_CPL_ROCE_CQE_FW_GENERATION_BIT(1U)

#define S_CPL_ROCE_CQE_FW_STATUS	5
#define M_CPL_ROCE_CQE_FW_STATUS	0x1f
#define V_CPL_ROCE_CQE_FW_STATUS(x)	((x) << S_CPL_ROCE_CQE_FW_STATUS)
#define G_CPL_ROCE_CQE_FW_STATUS(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_STATUS) & M_CPL_ROCE_CQE_FW_STATUS)

#define S_CPL_ROCE_CQE_FW_CQE_TYPE	4
#define M_CPL_ROCE_CQE_FW_CQE_TYPE	0x1
#define V_CPL_ROCE_CQE_FW_CQE_TYPE(x)	((x) << S_CPL_ROCE_CQE_FW_CQE_TYPE)
#define G_CPL_ROCE_CQE_FW_CQE_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_CQE_TYPE) & M_CPL_ROCE_CQE_FW_CQE_TYPE)
#define F_CPL_ROCE_CQE_FW_CQE_TYPE	V_CPL_ROCE_CQE_FW_CQE_TYPE(1U)

#define S_CPL_ROCE_CQE_FW_WR_TYPE	0
#define M_CPL_ROCE_CQE_FW_WR_TYPE	0xf
#define V_CPL_ROCE_CQE_FW_WR_TYPE(x)	((x) << S_CPL_ROCE_CQE_FW_WR_TYPE)
#define G_CPL_ROCE_CQE_FW_WR_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_WR_TYPE) & M_CPL_ROCE_CQE_FW_WR_TYPE)

#define S_CPL_ROCE_CQE_FW_SE		31
#define M_CPL_ROCE_CQE_FW_SE		0x1
#define V_CPL_ROCE_CQE_FW_SE(x)		((x) << S_CPL_ROCE_CQE_FW_SE)
#define G_CPL_ROCE_CQE_FW_SE(x)		\
    (((x) >> S_CPL_ROCE_CQE_FW_SE) & M_CPL_ROCE_CQE_FW_SE)
#define F_CPL_ROCE_CQE_FW_SE		V_CPL_ROCE_CQE_FW_SE(1U)

#define S_CPL_ROCE_CQE_FW_WR_TYPE_EXT	24
#define M_CPL_ROCE_CQE_FW_WR_TYPE_EXT	0x7f
#define V_CPL_ROCE_CQE_FW_WR_TYPE_EXT(x) \
    ((x) << S_CPL_ROCE_CQE_FW_WR_TYPE_EXT)
#define G_CPL_ROCE_CQE_FW_WR_TYPE_EXT(x) \
    (((x) >> S_CPL_ROCE_CQE_FW_WR_TYPE_EXT) & M_CPL_ROCE_CQE_FW_WR_TYPE_EXT)

#define S_CPL_ROCE_CQE_FW_EXTMODE	23
#define M_CPL_ROCE_CQE_FW_EXTMODE	0x1
#define V_CPL_ROCE_CQE_FW_EXTMODE(x)	((x) << S_CPL_ROCE_CQE_FW_EXTMODE)
#define G_CPL_ROCE_CQE_FW_EXTMODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_EXTMODE) & M_CPL_ROCE_CQE_FW_EXTMODE)
#define F_CPL_ROCE_CQE_FW_EXTMODE	V_CPL_ROCE_CQE_FW_EXTMODE(1U)


#define S_CPL_ROCE_CQE_FW_SRQ		0
#define M_CPL_ROCE_CQE_FW_SRQ		0xfff
#define V_CPL_ROCE_CQE_FW_SRQ(x)	((x) << S_CPL_ROCE_CQE_FW_SRQ)
#define G_CPL_ROCE_CQE_FW_SRQ(x)	\
    (((x) >> S_CPL_ROCE_CQE_FW_SRQ) & M_CPL_ROCE_CQE_FW_SRQ)

struct cpl_roce_cqe_err {
	__be32 op_to_cqid;
	__be32 tid_flitcnt;
	__be32 qpid_to_wr_type;
	__be32 length;
	__be32 tag;
	__be32 msn;
	__be32 se_to_srq;
	__be32 rqe;
	__be32 extinfoms[2];
	__be32 extinfols[2];
};

#define S_CPL_ROCE_CQE_ERR_OPCODE	24
#define M_CPL_ROCE_CQE_ERR_OPCODE	0xff
#define V_CPL_ROCE_CQE_ERR_OPCODE(x)	((x) << S_CPL_ROCE_CQE_ERR_OPCODE)
#define G_CPL_ROCE_CQE_ERR_OPCODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_OPCODE) & M_CPL_ROCE_CQE_ERR_OPCODE)

#define S_CPL_ROCE_CQE_ERR_RSSCTRL	16
#define M_CPL_ROCE_CQE_ERR_RSSCTRL	0xff
#define V_CPL_ROCE_CQE_ERR_RSSCTRL(x)	((x) << S_CPL_ROCE_CQE_ERR_RSSCTRL)
#define G_CPL_ROCE_CQE_ERR_RSSCTRL(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_RSSCTRL) & M_CPL_ROCE_CQE_ERR_RSSCTRL)

#define S_CPL_ROCE_CQE_ERR_CQID		0
#define M_CPL_ROCE_CQE_ERR_CQID		0xffff
#define V_CPL_ROCE_CQE_ERR_CQID(x)	((x) << S_CPL_ROCE_CQE_ERR_CQID)
#define G_CPL_ROCE_CQE_ERR_CQID(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_CQID) & M_CPL_ROCE_CQE_ERR_CQID)

#define S_CPL_ROCE_CQE_ERR_TID		8
#define M_CPL_ROCE_CQE_ERR_TID		0xfffff
#define V_CPL_ROCE_CQE_ERR_TID(x)	((x) << S_CPL_ROCE_CQE_ERR_TID)
#define G_CPL_ROCE_CQE_ERR_TID(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_TID) & M_CPL_ROCE_CQE_ERR_TID)

#define S_CPL_ROCE_CQE_ERR_FLITCNT	0
#define M_CPL_ROCE_CQE_ERR_FLITCNT	0xff
#define V_CPL_ROCE_CQE_ERR_FLITCNT(x)	((x) << S_CPL_ROCE_CQE_ERR_FLITCNT)
#define G_CPL_ROCE_CQE_ERR_FLITCNT(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_FLITCNT) & M_CPL_ROCE_CQE_ERR_FLITCNT)

#define S_CPL_ROCE_CQE_ERR_QPID		12
#define M_CPL_ROCE_CQE_ERR_QPID		0xfffff
#define V_CPL_ROCE_CQE_ERR_QPID(x)	((x) << S_CPL_ROCE_CQE_ERR_QPID)
#define G_CPL_ROCE_CQE_ERR_QPID(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_QPID) & M_CPL_ROCE_CQE_ERR_QPID)

#define S_CPL_ROCE_CQE_ERR_GENERATION_BIT 10
#define M_CPL_ROCE_CQE_ERR_GENERATION_BIT 0x1
#define V_CPL_ROCE_CQE_ERR_GENERATION_BIT(x) \
    ((x) << S_CPL_ROCE_CQE_ERR_GENERATION_BIT)
#define G_CPL_ROCE_CQE_ERR_GENERATION_BIT(x) \
    (((x) >> S_CPL_ROCE_CQE_ERR_GENERATION_BIT) & \
     M_CPL_ROCE_CQE_ERR_GENERATION_BIT)
#define F_CPL_ROCE_CQE_ERR_GENERATION_BIT \
    V_CPL_ROCE_CQE_ERR_GENERATION_BIT(1U)

#define S_CPL_ROCE_CQE_ERR_STATUS	5
#define M_CPL_ROCE_CQE_ERR_STATUS	0x1f
#define V_CPL_ROCE_CQE_ERR_STATUS(x)	((x) << S_CPL_ROCE_CQE_ERR_STATUS)
#define G_CPL_ROCE_CQE_ERR_STATUS(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_STATUS) & M_CPL_ROCE_CQE_ERR_STATUS)

#define S_CPL_ROCE_CQE_ERR_CQE_TYPE	4
#define M_CPL_ROCE_CQE_ERR_CQE_TYPE	0x1
#define V_CPL_ROCE_CQE_ERR_CQE_TYPE(x)	((x) << S_CPL_ROCE_CQE_ERR_CQE_TYPE)
#define G_CPL_ROCE_CQE_ERR_CQE_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_CQE_TYPE) & M_CPL_ROCE_CQE_ERR_CQE_TYPE)
#define F_CPL_ROCE_CQE_ERR_CQE_TYPE	V_CPL_ROCE_CQE_ERR_CQE_TYPE(1U)

#define S_CPL_ROCE_CQE_ERR_WR_TYPE	0
#define M_CPL_ROCE_CQE_ERR_WR_TYPE	0xf
#define V_CPL_ROCE_CQE_ERR_WR_TYPE(x)	((x) << S_CPL_ROCE_CQE_ERR_WR_TYPE)
#define G_CPL_ROCE_CQE_ERR_WR_TYPE(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_WR_TYPE) & M_CPL_ROCE_CQE_ERR_WR_TYPE)

#define S_CPL_ROCE_CQE_ERR_SE		31
#define M_CPL_ROCE_CQE_ERR_SE		0x1
#define V_CPL_ROCE_CQE_ERR_SE(x)	((x) << S_CPL_ROCE_CQE_ERR_SE)
#define G_CPL_ROCE_CQE_ERR_SE(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_SE) & M_CPL_ROCE_CQE_ERR_SE)
#define F_CPL_ROCE_CQE_ERR_SE		V_CPL_ROCE_CQE_ERR_SE(1U)

#define S_CPL_ROCE_CQE_ERR_WR_TYPE_EXT	24
#define M_CPL_ROCE_CQE_ERR_WR_TYPE_EXT	0x7f
#define V_CPL_ROCE_CQE_ERR_WR_TYPE_EXT(x) \
    ((x) << S_CPL_ROCE_CQE_ERR_WR_TYPE_EXT)
#define G_CPL_ROCE_CQE_ERR_WR_TYPE_EXT(x) \
    (((x) >> S_CPL_ROCE_CQE_ERR_WR_TYPE_EXT) & M_CPL_ROCE_CQE_ERR_WR_TYPE_EXT)

#define S_CPL_ROCE_CQE_ERR_EXTMODE	23
#define M_CPL_ROCE_CQE_ERR_EXTMODE	0x1
#define V_CPL_ROCE_CQE_ERR_EXTMODE(x)	((x) << S_CPL_ROCE_CQE_ERR_EXTMODE)
#define G_CPL_ROCE_CQE_ERR_EXTMODE(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_EXTMODE) & M_CPL_ROCE_CQE_ERR_EXTMODE)
#define F_CPL_ROCE_CQE_ERR_EXTMODE	V_CPL_ROCE_CQE_ERR_EXTMODE(1U)


#define S_CPL_ROCE_CQE_ERR_SRQ		0
#define M_CPL_ROCE_CQE_ERR_SRQ		0xfff
#define V_CPL_ROCE_CQE_ERR_SRQ(x)	((x) << S_CPL_ROCE_CQE_ERR_SRQ)
#define G_CPL_ROCE_CQE_ERR_SRQ(x)	\
    (((x) >> S_CPL_ROCE_CQE_ERR_SRQ) & M_CPL_ROCE_CQE_ERR_SRQ)

struct cpl_accelerator_hdr {
	__be16 op_accelerator_id;
	__be16 rxchid_payload_to_inner_cpl_length_ack;
	__be32 inner_cpl_length_payload_status_loc;
};

#define S_CPL_ACCELERATOR_HDR_OPCODE	8
#define M_CPL_ACCELERATOR_HDR_OPCODE	0xff
#define V_CPL_ACCELERATOR_HDR_OPCODE(x)	((x) << S_CPL_ACCELERATOR_HDR_OPCODE)
#define G_CPL_ACCELERATOR_HDR_OPCODE(x)	\
    (((x) >> S_CPL_ACCELERATOR_HDR_OPCODE) & M_CPL_ACCELERATOR_HDR_OPCODE)

#define S_CPL_ACCELERATOR_HDR_ACCELERATOR_ID 0
#define M_CPL_ACCELERATOR_HDR_ACCELERATOR_ID 0xff
#define V_CPL_ACCELERATOR_HDR_ACCELERATOR_ID(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_ACCELERATOR_ID)
#define G_CPL_ACCELERATOR_HDR_ACCELERATOR_ID(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_ACCELERATOR_ID) & \
     M_CPL_ACCELERATOR_HDR_ACCELERATOR_ID)

#define S_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD 14
#define M_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD 0x3
#define V_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD)
#define G_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD) & \
     M_CPL_ACCELERATOR_HDR_RXCHID_PAYLOAD)

#define S_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD 12
#define M_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD 0x3
#define V_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD)
#define G_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD) & \
     M_CPL_ACCELERATOR_HDR_DESTID_PAYLOAD)

#define S_CPL_ACCELERATOR_HDR_RXCHID_ACK 10
#define M_CPL_ACCELERATOR_HDR_RXCHID_ACK 0x3
#define V_CPL_ACCELERATOR_HDR_RXCHID_ACK(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_RXCHID_ACK)
#define G_CPL_ACCELERATOR_HDR_RXCHID_ACK(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_RXCHID_ACK) & \
     M_CPL_ACCELERATOR_HDR_RXCHID_ACK)

#define S_CPL_ACCELERATOR_HDR_DESTID_ACK 8
#define M_CPL_ACCELERATOR_HDR_DESTID_ACK 0x3
#define V_CPL_ACCELERATOR_HDR_DESTID_ACK(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_DESTID_ACK)
#define G_CPL_ACCELERATOR_HDR_DESTID_ACK(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_DESTID_ACK) & \
     M_CPL_ACCELERATOR_HDR_DESTID_ACK)

#define S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK 0
#define M_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK 0xff
#define V_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK)
#define G_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK) & \
     M_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_ACK)

#define S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD 24
#define M_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD 0xff
#define V_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD)
#define G_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD) & \
     M_CPL_ACCELERATOR_HDR_INNER_CPL_LENGTH_PAYLOAD)

#define S_CPL_ACCELERATOR_HDR_STATUS_LOC 22
#define M_CPL_ACCELERATOR_HDR_STATUS_LOC 0x3
#define V_CPL_ACCELERATOR_HDR_STATUS_LOC(x) \
    ((x) << S_CPL_ACCELERATOR_HDR_STATUS_LOC)
#define G_CPL_ACCELERATOR_HDR_STATUS_LOC(x) \
    (((x) >> S_CPL_ACCELERATOR_HDR_STATUS_LOC) & \
     M_CPL_ACCELERATOR_HDR_STATUS_LOC)

struct cpl_accelerator_ack {
	RSS_HDR
	__be16 op_accelerator_id;
	__be16 r0;
	__be32 status;
	__be64 r1;
	__be64 r2;
};

#define S_CPL_ACCELERATOR_ACK_OPCODE	8
#define M_CPL_ACCELERATOR_ACK_OPCODE	0xff
#define V_CPL_ACCELERATOR_ACK_OPCODE(x)	((x) << S_CPL_ACCELERATOR_ACK_OPCODE)
#define G_CPL_ACCELERATOR_ACK_OPCODE(x)	\
    (((x) >> S_CPL_ACCELERATOR_ACK_OPCODE) & M_CPL_ACCELERATOR_ACK_OPCODE)

#define S_CPL_ACCELERATOR_ACK_ACCELERATOR_ID 0
#define M_CPL_ACCELERATOR_ACK_ACCELERATOR_ID 0xff
#define V_CPL_ACCELERATOR_ACK_ACCELERATOR_ID(x) \
    ((x) << S_CPL_ACCELERATOR_ACK_ACCELERATOR_ID)
#define G_CPL_ACCELERATOR_ACK_ACCELERATOR_ID(x) \
    (((x) >> S_CPL_ACCELERATOR_ACK_ACCELERATOR_ID) & \
     M_CPL_ACCELERATOR_ACK_ACCELERATOR_ID)

struct cpl_nvmt_data {
	RSS_HDR
	union opcode_tid ot;
	__be16 r0;
	__be16 length;
	__be32 seq;
	__be32 status_pkd;
};

#define S_CPL_NVMT_DATA_OPCODE		24
#define M_CPL_NVMT_DATA_OPCODE		0xff
#define V_CPL_NVMT_DATA_OPCODE(x)	((x) << S_CPL_NVMT_DATA_OPCODE)
#define G_CPL_NVMT_DATA_OPCODE(x)	\
    (((x) >> S_CPL_NVMT_DATA_OPCODE) & M_CPL_NVMT_DATA_OPCODE)

#define S_CPL_NVMT_DATA_TID		0
#define M_CPL_NVMT_DATA_TID		0xffffff
#define V_CPL_NVMT_DATA_TID(x)		((x) << S_CPL_NVMT_DATA_TID)
#define G_CPL_NVMT_DATA_TID(x)		\
    (((x) >> S_CPL_NVMT_DATA_TID) & M_CPL_NVMT_DATA_TID)

#define S_CPL_NVMT_DATA_STATUS		0
#define M_CPL_NVMT_DATA_STATUS		0xff
#define V_CPL_NVMT_DATA_STATUS(x)	((x) << S_CPL_NVMT_DATA_STATUS)
#define G_CPL_NVMT_DATA_STATUS(x)	\
    (((x) >> S_CPL_NVMT_DATA_STATUS) & M_CPL_NVMT_DATA_STATUS)

struct cpl_nvmt_cmp {
	RSS_HDR
	union opcode_tid ot;
	__be16 crch;
	__be16 length;
	__be32 seq;
	__u8   t10status;
	__u8   status;
	__be16 crcl;
};

#define S_CPL_NVMT_CMP_OPCODE		24
#define M_CPL_NVMT_CMP_OPCODE		0xff
#define V_CPL_NVMT_CMP_OPCODE(x)	((x) << S_CPL_NVMT_CMP_OPCODE)
#define G_CPL_NVMT_CMP_OPCODE(x)	\
    (((x) >> S_CPL_NVMT_CMP_OPCODE) & M_CPL_NVMT_CMP_OPCODE)

#define S_CPL_NVMT_CMP_TID		0
#define M_CPL_NVMT_CMP_TID		0xffffff
#define V_CPL_NVMT_CMP_TID(x)		((x) << S_CPL_NVMT_CMP_TID)
#define G_CPL_NVMT_CMP_TID(x)		\
    (((x) >> S_CPL_NVMT_CMP_TID) & M_CPL_NVMT_CMP_TID)

struct cpl_nvmt_cmp_imm {
	__be32 op_to_cqid;
	__be32 generation_bit_to_oprqinc;
	__be32 seq;
	__be16 crch;
	__be16 length;
	__be16 crcl;
	__u8   t10status;
	__u8   status;
	__be32 r1;
};

#define S_CPL_NVMT_CMP_IMM_OPCODE	24
#define M_CPL_NVMT_CMP_IMM_OPCODE	0xff
#define V_CPL_NVMT_CMP_IMM_OPCODE(x)	((x) << S_CPL_NVMT_CMP_IMM_OPCODE)
#define G_CPL_NVMT_CMP_IMM_OPCODE(x)	\
    (((x) >> S_CPL_NVMT_CMP_IMM_OPCODE) & M_CPL_NVMT_CMP_IMM_OPCODE)

#define S_CPL_NVMT_CMP_IMM_RSSCTRL	16
#define M_CPL_NVMT_CMP_IMM_RSSCTRL	0xff
#define V_CPL_NVMT_CMP_IMM_RSSCTRL(x)	((x) << S_CPL_NVMT_CMP_IMM_RSSCTRL)
#define G_CPL_NVMT_CMP_IMM_RSSCTRL(x)	\
    (((x) >> S_CPL_NVMT_CMP_IMM_RSSCTRL) & M_CPL_NVMT_CMP_IMM_RSSCTRL)

#define S_CPL_NVMT_CMP_IMM_CQID		0
#define M_CPL_NVMT_CMP_IMM_CQID		0xffff
#define V_CPL_NVMT_CMP_IMM_CQID(x)	((x) << S_CPL_NVMT_CMP_IMM_CQID)
#define G_CPL_NVMT_CMP_IMM_CQID(x)	\
    (((x) >> S_CPL_NVMT_CMP_IMM_CQID) & M_CPL_NVMT_CMP_IMM_CQID)

#define S_CPL_NVMT_CMP_IMM_GENERATION_BIT 31
#define M_CPL_NVMT_CMP_IMM_GENERATION_BIT 0x1
#define V_CPL_NVMT_CMP_IMM_GENERATION_BIT(x) \
    ((x) << S_CPL_NVMT_CMP_IMM_GENERATION_BIT)
#define G_CPL_NVMT_CMP_IMM_GENERATION_BIT(x) \
    (((x) >> S_CPL_NVMT_CMP_IMM_GENERATION_BIT) & \
     M_CPL_NVMT_CMP_IMM_GENERATION_BIT)
#define F_CPL_NVMT_CMP_IMM_GENERATION_BIT \
    V_CPL_NVMT_CMP_IMM_GENERATION_BIT(1U)

#define S_CPL_NVMT_CMP_IMM_TID		8
#define M_CPL_NVMT_CMP_IMM_TID		0xfffff
#define V_CPL_NVMT_CMP_IMM_TID(x)	((x) << S_CPL_NVMT_CMP_IMM_TID)
#define G_CPL_NVMT_CMP_IMM_TID(x)	\
    (((x) >> S_CPL_NVMT_CMP_IMM_TID) & M_CPL_NVMT_CMP_IMM_TID)

#define S_CPL_NVMT_CMP_IMM_OPRQINC	0
#define M_CPL_NVMT_CMP_IMM_OPRQINC	0xff
#define V_CPL_NVMT_CMP_IMM_OPRQINC(x)	((x) << S_CPL_NVMT_CMP_IMM_OPRQINC)
#define G_CPL_NVMT_CMP_IMM_OPRQINC(x)	\
    (((x) >> S_CPL_NVMT_CMP_IMM_OPRQINC) & M_CPL_NVMT_CMP_IMM_OPRQINC)

struct cpl_nvmt_cmp_srq {
	__be32 op_to_cqid;
	__be32 generation_bit_to_oprqinc;
	__be32 seq;
	__be16 crch;
	__be16 length;
	__be16 crcl;
	__u8   t10status;
	__u8   status;
	__be32 rqe;
};

#define S_CPL_NVMT_CMP_SRQ_OPCODE	24
#define M_CPL_NVMT_CMP_SRQ_OPCODE	0xff
#define V_CPL_NVMT_CMP_SRQ_OPCODE(x)	((x) << S_CPL_NVMT_CMP_SRQ_OPCODE)
#define G_CPL_NVMT_CMP_SRQ_OPCODE(x)	\
    (((x) >> S_CPL_NVMT_CMP_SRQ_OPCODE) & M_CPL_NVMT_CMP_SRQ_OPCODE)

#define S_CPL_NVMT_CMP_SRQ_RSSCTRL	16
#define M_CPL_NVMT_CMP_SRQ_RSSCTRL	0xff
#define V_CPL_NVMT_CMP_SRQ_RSSCTRL(x)	((x) << S_CPL_NVMT_CMP_SRQ_RSSCTRL)
#define G_CPL_NVMT_CMP_SRQ_RSSCTRL(x)	\
    (((x) >> S_CPL_NVMT_CMP_SRQ_RSSCTRL) & M_CPL_NVMT_CMP_SRQ_RSSCTRL)

#define S_CPL_NVMT_CMP_SRQ_CQID		0
#define M_CPL_NVMT_CMP_SRQ_CQID		0xffff
#define V_CPL_NVMT_CMP_SRQ_CQID(x)	((x) << S_CPL_NVMT_CMP_SRQ_CQID)
#define G_CPL_NVMT_CMP_SRQ_CQID(x)	\
    (((x) >> S_CPL_NVMT_CMP_SRQ_CQID) & M_CPL_NVMT_CMP_SRQ_CQID)

#define S_CPL_NVMT_CMP_SRQ_GENERATION_BIT 31
#define M_CPL_NVMT_CMP_SRQ_GENERATION_BIT 0x1
#define V_CPL_NVMT_CMP_SRQ_GENERATION_BIT(x) \
    ((x) << S_CPL_NVMT_CMP_SRQ_GENERATION_BIT)
#define G_CPL_NVMT_CMP_SRQ_GENERATION_BIT(x) \
    (((x) >> S_CPL_NVMT_CMP_SRQ_GENERATION_BIT) & \
     M_CPL_NVMT_CMP_SRQ_GENERATION_BIT)
#define F_CPL_NVMT_CMP_SRQ_GENERATION_BIT \
    V_CPL_NVMT_CMP_SRQ_GENERATION_BIT(1U)

#define S_CPL_NVMT_CMP_SRQ_TID		8
#define M_CPL_NVMT_CMP_SRQ_TID		0xfffff
#define V_CPL_NVMT_CMP_SRQ_TID(x)	((x) << S_CPL_NVMT_CMP_SRQ_TID)
#define G_CPL_NVMT_CMP_SRQ_TID(x)	\
    (((x) >> S_CPL_NVMT_CMP_SRQ_TID) & M_CPL_NVMT_CMP_SRQ_TID)

#define S_CPL_NVMT_CMP_SRQ_OPRQINC	0
#define M_CPL_NVMT_CMP_SRQ_OPRQINC	0xff
#define V_CPL_NVMT_CMP_SRQ_OPRQINC(x)	((x) << S_CPL_NVMT_CMP_SRQ_OPRQINC)
#define G_CPL_NVMT_CMP_SRQ_OPRQINC(x)	\
    (((x) >> S_CPL_NVMT_CMP_SRQ_OPRQINC) & M_CPL_NVMT_CMP_SRQ_OPRQINC)

#endif  /* T4_MSG_H */